SPRUJB3C March 2024 – November 2025 AM67 , AM67A , TDA4AEN-Q1 , TDA4VEN-Q1
| PSC | Power Domain Name | LPSC Name | LPSC Index | Default State | Software controllable | Modules |
|---|---|---|---|---|---|---|
| PSC0 | GP_CORE | LPSC_MAIN_ALWAYSON | 0 | ON | NO | MAIN_GPIOMUX_INTROUTER0 |
| PLL0 | ||||||
| TIMESYNC_EVENT_INTROUTER0 | ||||||
| WKUP_WKUP_SEC_MMR0 | ||||||
| PADCFG_CTRL0 | ||||||
| CPT2_AGGR1 | ||||||
| DCC0 | ||||||
| DCC1 | ||||||
| DCC2 | ||||||
| DCC3 | ||||||
| DCC4 | ||||||
| DCC5 | ||||||
| DCC6 | ||||||
| DCC7 | ||||||
| DCC8 | ||||||
| WKUP_TIMER0 | ||||||
| WKUP_TIMER1 | ||||||
| ESM0 | ||||||
| GPIO0 | ||||||
| GPIO1 | ||||||
| WKUP_GTC0 | ||||||
| MAIN_CTRL_MMR0 | ||||||
| WKUP_CTRL_MMR0 | ||||||
| DDPA0 | ||||||
| WKUP_VTM0 | ||||||
| WKUP_I2C0 | ||||||
| PSRAMECC0 | ||||||
| PSRAMECC1 | ||||||
| WKUP_PSRAMECC_8K0 | ||||||
| WKUP_ROM0 | ||||||
| WKUP_RTCSS0 | ||||||
| EFUSE0 | ||||||
| WKUP_UART0 | ||||||
| LPSC_MAIN_DM | 1 | OFF | YES | WKUP_R5FSS0 | ||
| WKUP_RTI0 | ||||||
| LPSC_MAIN_DM_PBIST0 | 2 | ON | YES | WKUP_PBIST0 | ||
| LPSC_MAIN_MAIN2DM_ISO | 3 | ON | YES | |||
| LPSC_MAIN_DM2MAIN_ISO | 4 | ON | YES | |||
| LPSC_MAIN_DM2MAIN_INFRA_ISO | 5 | ON | YES | |||
| LPSC_MAIN_DM2CENTRAL_ISO | 6 | ON | YES | |||
| PSC0 | GP_CORE | LPSC_MAIN_CENTRAL2DM_ISO | 7 | ON | YES | |
| LPSC_MAIN_DM_PBIST1 | 8 | ON | YES | WKUP_PBIST1 | ||
| LPSC_MAIN_CSI_RX1 | 9 | OFF | YES | CSI_RX_IF1 | ||
| LPSC_MAIN_DPHY_RX1 | 10 | OFF | YES | DPHY_RX1 | ||
| LPSC_MAIN_CSI_TX0 | 11 | OFF | YES | CSI_TX_IF0 | ||
| LPSC_MAIN_USB0_ISO | 12 | OFF | YES | |||
| LPSC_MAIN_USB2_ISO | 13 | OFF | YES | |||
| LPSC_MAIN_TEST | 14 | ON | YES | DFTSS0 | ||
| LPSC_MAIN_GPMC | 15 | OFF | YES | ELM0 | ||
| GPMC0 | ||||||
| LPSC_MAIN_MCANSS1 | 16 | OFF | YES | MCAN1 | ||
| LPSC_MAIN_MCASP0 | 17 | OFF | YES | MCASP0 | ||
| LPSC_MAIN_MCASP1 | 18 | OFF | YES | MCASP1 | ||
| LPSC_MAIN_MCASP2 | 19 | OFF | YES | MCASP2 | ||
| LPSC_MAIN_EMMC8B | 20 | OFF | YES | MMCSD0 | ||
| LPSC_MAIN_EMMC4B0 | 21 | OFF | YES | MMCSD1 | ||
| LPSC_MAIN_EMMC4B1 | 22 | OFF | YES | MMCSD2 | ||
| LPSC_MAIN_USB0 | 23 | OFF | YES | USB0 | ||
| LPSC_MAIN_USB2 | 24 | OFF | YES | |||
| LPSC_MAIN_CSI_RX0 | 25 | OFF | YES | CSI_RX_IF0 | ||
| LPSC_MAIN_DPHY_RX0 | 26 | OFF | YES | DPHY_RX0 | ||
| PSC0 | GP_CORE | LPSC_MAIN_SMS_COMMON | 27 | ON | YES | MAIN_SEC_MMR0 |
| MAILBOX0 | ||||||
| SMS0_AESEIP38T_0 | ||||||
| SMS0_COMMON_0 | ||||||
| SMS0_DBG_AUTH_0 | ||||||
| SMS0_FWMGR_0 | ||||||
| SMS0_HSM_CBASS_0 | ||||||
| SMS0_HSM_ECC_AGGR_0 | ||||||
| SMS0_HSM_SRAM_0 | ||||||
| SMS0_HSM_SRAM_1 | ||||||
| SMS0_PWRCTRL_0 | ||||||
| SMS0_RAT_0 | ||||||
| SMS0_RAT_1 | ||||||
| SMS0_RTI_0 | ||||||
| SMS0_RTI_1 | ||||||
| SMS0_SEC_MGR_0 | ||||||
| SMS0_SECCTRL_0 | ||||||
| SMS0_TIFS_CBASS_0 | ||||||
| SMS0_TIFS_ECC_AGGR_0 | ||||||
| SMS0_TIFS_SRAM_0 | ||||||
| SMS0_TIFS_SRAM_1 | ||||||
| SMS0_WDTCTRL_0 | ||||||
| SMS0_WDTCTRL_1 | ||||||
| SPINLOCK0 | ||||||
| LPSC_MAIN_FSS_OSPI | 28 | ON | YES | FSS0 | ||
| LPSC_MAIN_TIFS | 29 | ON | YES | TIFS0 | ||
| LPSC_MAIN_HSM | 30 | OFF | YES | HSM0 | ||
| LPSC_MAIN_SA3UL | 31 | ON | YES | SA3_SS0 | ||
| LPSC_MAIN_HSM_ISO | 32 | ON | YES | |||
| LPSC_MAIN_DEBUGSS | 33 | ON | YES | DBGSUSPENDROUTER0 | ||
| STM0 | ||||||
| DEBUGSS_WRAP0 | ||||||
| DEBUGSS0 | ||||||
| PSC0 | GP_CORE | LPSC_MAIN_IP | 34 | ON | YES | CPT2_AGGR0 |
| DMASS0 | ||||||
| DMASS1 | ||||||
| TIMER0 | ||||||
| TIMER1 | ||||||
| TIMER2 | ||||||
| TIMER3 | ||||||
| TIMER4 | ||||||
| TIMER5 | ||||||
| TIMER6 | ||||||
| TIMER7 | ||||||
| ECAP0 | ||||||
| ECAP1 | ||||||
| ECAP2 | ||||||
| EQEP0 | ||||||
| EQEP1 | ||||||
| EQEP2 | ||||||
| EPWM0 | ||||||
| EPWM1 | ||||||
| EPWM2 | ||||||
| MCRC64_0 | ||||||
| I2C0 | ||||||
| I2C1 | ||||||
| I2C2 | ||||||
| I2C3 | ||||||
| I2C4 | ||||||
| MSRAM8KX256E0 | ||||||
| PDMA2 | ||||||
| PDMA1 | ||||||
| PDMA3 | ||||||
| PDMA0 | ||||||
| MCSPI0 | ||||||
| MCSPI1 | ||||||
| MCSPI2 | ||||||
| UART0 | ||||||
| UART1 | ||||||
| UART2 | ||||||
| UART3 | ||||||
| UART4 | ||||||
| UART5 | ||||||
| UART6 | ||||||
| LPSC_MAIN_MCANSS0 | 35 | OFF | YES | MCAN0 | ||
| LPSC_MAIN_GIC | 36 | ON | YES | GICSS0 | ||
| LPSC_MAIN_PBIST0 | 37 | ON | YES | PBIST0 | ||
| LPSC_MAIN_DPHY_TX0 | 38 | OFF | YES | DPHY_TX0 | ||
| PSC0 | GP_CORE | LPSC_MAIN_JPEG | 39 | OFF | YES | JPGENC0 |
| LPSC_MAIN_SERDES0 | 40 | OFF | YES | SERDES_10G0 | ||
| LPSC_MAIN_SERDES1 | 41 | OFF | YES | SERDES_10G1 | ||
| LPSC_MAIN_CPSW | 42 | OFF | YES | CPSW0 | ||
| LPSC_MAIN_GPCORE_RSVD2 | 43 | OFF | YES | ATL0 | ||
| LPSC_MAIN_CSI_RX3 | 44 | OFF | YES | CSI_RX_IF3 | ||
| LPSC_MAIN_DPHY_RX3 | 45 | OFF | YES | DPHY_RX3 | ||
| LPSC_MAIN_PBIST1 | 46 | ON | YES | PBIST1 | ||
| LPSC_MAIN_USB1 | 47 | OFF | YES | USB1 | ||
| LPSC_MAIN_CSI_RX2 | 48 | OFF | YES | CSI_RX_IF2 | ||
| LPSC_MAIN_CSI_DPHY_RX2 | 49 | OFF | YES | DPHY_RX2 | ||
| LPSC_MAIN_GPCORE_RSVD3 | 50 | OFF | YES | MCASP3 | ||
| MCASP4 | ||||||
| PD_GPU_CORE | LPSC_MAIN_GPU_CORE | 51 | OFF | YES | ||
| PD_CPSW | LPSC_MAIN_GPCORE_RSVD5 | 52 | OFF | YES | ||
| PD_MPU_CLST0 | LPSC_MAIN_MPU_CLST0 | 53 | OFF | YES | A53SS0 | |
| LPSC_MAIN_MPU_CLST0_PBIST0 | 54 | OFF | YES | COMPUTE_CLUSTER0_PBIST_0 | ||
| LPSC_MAIN_MPU_CLST0_PBIST1 | 55 | OFF | YES | |||
| PD_MPU_CLST0_CORE0 | LPSC_MAIN_MPU_CLST0_CORE0 | 56 | OFF | YES | RTI0 | |
| A53SS0_CORE_0 | ||||||
| PD_MPU_CLST0_CORE1 | LPSC_MAIN_MPU_CLST0_CORE1 | 57 | OFF | YES | RTI1 | |
| A53SS0_CORE_1 | ||||||
| PD_MPU_CLST0_CORE2 | LPSC_MAIN_MPU_CLST0_CORE2 | 58 | OFF | YES | RTI2 | |
| A53SS0_CORE_2 | ||||||
| PD_MPU_CLST0_CORE3 | LPSC_MAIN_MPU_CLST0_CORE3 | 59 | OFF | YES | RTI3 | |
| A53SS0_CORE_3 | ||||||
| PD_GPU_CTRL | LPSC_MAIN_GPU_CTRL | 60 | OFF | YES | RTI15 | |
| GPU0 | ||||||
| PD_RSVD2 | LPSC_PDRSVD2_RSVD0 | 62 | OFF | YES | ||
| LPSC_PDRSVD2_RSVD1 | 63 | OFF | YES | |||
| LPSC_PDRSVD2_RSVD2 | 64 | OFF | YES | |||
| PD_CODEC | LPSC_MAIN_CODEC | 65 | OFF | YES | CODEC0 | |
| LPSC_MAIN_CODEC_PBIST | 66 | OFF | YES | PBIST3 | ||
| PD_C7DSP0 | LPSC_MAIN_C7DSP0_CORE | 67 | OFF | YES | RTI4 | |
| C7X256V0_C7XV_CORE_0 | ||||||
| LPSC_MAIN_C7DSP0_PBIST | 68 | OFF | YES | C7X256V0_PBIST | ||
| LPSC_MAIN_C7DSP0_COMMON | 69 | OFF | YES | C7X256V0_CORE0 | ||
| PD_VPAC | LPSC_MAIN_VPAC | 70 | OFF | YES | VPAC0 | |
| PSC0 | PD_DDR | LPSC_MAIN_EMIF_LOCAL | 72 | OFF | YES | DDR32SS0 |
| LPSC_MAIN_EMIF_CFG_ISO | 73 | OFF | YES | |||
| LPSC_MAIN_EMIF_DATA_ISO | 74 | OFF | YES | |||
| PD_PCIE | LPSC_MAIN_PCIE0 | 75 | OFF | YES | PCIE0 | |
| PD_C7DSP1 | LPSC_MAIN_C7DSP1_CORE | 76 | OFF | YES | RTI5 | |
| C7X256V1_C7XV_CORE_0 | ||||||
| LPSC_MAIN_C7DSP1_PBIST | 77 | OFF | YES | C7X256V1_PBIST | ||
| LPSC_MAIN_C7DSP1_COMMON | 78 | OFF | YES | C7X256V1_CORE0 | ||
| PD_MAIN_MCUSS0 | LPSC_MAIN_MCUSS0_CORE0 | 79 | OFF | YES | R5FSS0 | |
| RTI8 | ||||||
| LPSC_MAIN_MCUSS0_PBIST | 80 | OFF | YES | PBIST2 | ||
| PD_MAIN_SRAM0 | LPSC_MAIN_SRAM0_MSRAM | 81 | ON | YES | ||
| LPSC_MAIN_SRAM0_PBIST | 82 | ON | YES | |||
| PD_MAIN_SRAM1 | LPSC_MAIN_SRAM1_MSRAM | 83 | ON | YES | ||
| LPSC_MAIN_SRAM1_PBIST | 84 | ON | YES | |||
| PD_RSVD0 | LPSC_PDRSVD0_RSVD0 | 85 | OFF | YES | DMPAC_WRAP0 | |
| PD_RSVD1 | LPSC_PDRSVD1_RSVD0 | 88 | OFF | YES | ||
| LPSC_RSVD1_RSVD1 | 89 | OFF | YES | |||
| LPSC_RSVD1_RSVD2 | 90 | OFF | YES | |||
| PD_DSS | LPSC_MAIN_DSS0 | 91 | OFF | YES | DSS0 | |
| LPSC_MAIN_DSS1 | 92 | OFF | YES | DSS1 | ||
| LPSC_MAIN_DSS_DSI0 | 93 | OFF | YES | DSS_DSI0 | ||
| LPSC_MAIN_OLDI0 | 94 | OFF | YES | |||
| LPSC_MAIN_OLDI1 | 95 | OFF | YES |