SPRUJB3C March 2024 – November 2025 AM67 , AM67A , TDA4AEN-Q1 , TDA4VEN-Q1
A total of 15 source channels are provided within the DMA for concurrent transfers from the various attached peripherals into the Rx per channel buffers and on to the PSI-L Rx Interface. Each Rx channel requires a single PSI-L thread. The Rx channels are allocated as in Table 11-79.
| Rx DMA Channel | Function | Channel Type | Trigger Type | Data FIFO Address | Strobe MMR Address | Control FIFO Address |
| 0 | SPI 0 Rx Ch 0 | XY | edge | 00002010013C | 000000000000 | 000000000000 |
| 1 | SPI 0 Rx Ch 1 | XY | edge | 000020100150 | 000000000000 | 000000000000 |
| 2 | SPI 0 Rx Ch 2 | XY | edge | 000020100164 | 000000000000 | 000000000000 |
| 3 | SPI 0 Rx Ch 3 | XY | edge | 000020100178 | 000000000000 | 000000000000 |
| 4 | SPI 1 Rx Ch 0 | XY | edge | 00002011013C | 000000000000 | 000000000000 |
| 5 | SPI 1 Rx Ch 1 | XY | edge | 000020110150 | 000000000000 | 000000000000 |
| 6 | SPI 1 Rx Ch 2 | XY | edge | 000020110164 | 000000000000 | 000000000000 |
| 7 | SPI 1 Rx Ch 3 | XY | edge | 000020110178 | 000000000000 | 000000000000 |
| 8 | SPI 2 Rx Ch 0 | XY | edge | 00002012013C | 000000000000 | 000000000000 |
| 9 | SPI 2 Rx Ch 1 | XY | edge | 000020120150 | 000000000000 | 000000000000 |
| 10 | SPI 2 Rx Ch 2 | XY | edge | 000020120164 | 000000000000 | 000000000000 |
| 11 | SPI 2 Rx Ch 3 | XY | edge | 000020120178 | 000000000000 | 000000000000 |
| 12 | MCAN 0 Rx Ch 0 | XY | pulse | 000002708900 | 000002701098 | 000000000000 |
| 13 | MCAN 0 Rx Ch 1 | XY | pulse | 000002708990 | 000002701098 | 000000000000 |
| 14 | MCAN 0 Rx Ch 2 | XY | pulse | 000002708A20 | 000002701098 | 000000000000 |