| WKUP_ESM0 | WKUP_ESM0_esm_int_cfg_lvl_0 | ESM0_esm_lvl_event_37 | ESM0 | WKUP_ESM0 interrupt request | level |
| WKUP_ESM0 | WKUP_ESM0_esm_int_cfg_lvl_0 | R5FSS0_CORE0_intr_140 | R5FSS0_CORE0 | WKUP_ESM0 interrupt request | level |
| WKUP_ESM0 | WKUP_ESM0_esm_int_cfg_lvl_0 | WKUP_R5FSS0_CORE0_intr_140 | WKUP_R5FSS0_CORE0 | WKUP_ESM0 interrupt request | level |
| WKUP_ESM0 | WKUP_ESM0_esm_int_cfg_lvl_0 | MCU_R5FSS0_CORE0_cpu0_intr_140 | MCU_R5FSS0_CORE0 | WKUP_ESM0 interrupt request | level |
| WKUP_ESM0 | WKUP_ESM0_esm_int_hi_lvl_0 | ESM0_esm_lvl_event_38 | ESM0 | WKUP_ESM0 interrupt request | level |
| WKUP_ESM0 | WKUP_ESM0_esm_int_hi_lvl_0 | R5FSS0_CORE0_intr_141 | R5FSS0_CORE0 | WKUP_ESM0 interrupt request | level |
| WKUP_ESM0 | WKUP_ESM0_esm_int_hi_lvl_0 | WKUP_R5FSS0_CORE0_intr_141 | WKUP_R5FSS0_CORE0 | WKUP_ESM0 interrupt request | level |
| WKUP_ESM0 | WKUP_ESM0_esm_int_hi_lvl_0 | MCU_R5FSS0_CORE0_cpu0_intr_141 | MCU_R5FSS0_CORE0 | WKUP_ESM0 interrupt request | level |
| WKUP_ESM0 | WKUP_ESM0_esm_int_low_lvl_0 | ESM0_esm_lvl_event_39 | ESM0 | WKUP_ESM0 interrupt request | level |
| WKUP_ESM0 | WKUP_ESM0_esm_int_low_lvl_0 | R5FSS0_CORE0_intr_142 | R5FSS0_CORE0 | WKUP_ESM0 interrupt request | level |
| WKUP_ESM0 | WKUP_ESM0_esm_int_low_lvl_0 | WKUP_R5FSS0_CORE0_intr_142 | WKUP_R5FSS0_CORE0 | WKUP_ESM0 interrupt request | level |
| WKUP_ESM0 | WKUP_ESM0_esm_int_low_lvl_0 | MCU_R5FSS0_CORE0_cpu0_intr_142 | MCU_R5FSS0_CORE0 | WKUP_ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_cfg_lvl_0 | WKUP_ESM0_esm_lvl_event_0 | WKUP_ESM0 | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_cfg_lvl_0 | GICSS0_spi_180 | GICSS0 | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_cfg_lvl_0 | R5FSS0_CORE0_intr_167 | R5FSS0_CORE0 | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_cfg_lvl_0 | WKUP_R5FSS0_CORE0_intr_167 | WKUP_R5FSS0_CORE0 | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_cfg_lvl_0 | MCU_R5FSS0_CORE0_cpu0_intr_167 | MCU_R5FSS0_CORE0 | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_cfg_lvl_0 | C7X256V0_CLEC_gic_spi_180 | C7X256V0_CLEC | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_cfg_lvl_0 | C7X256V1_CLEC_gic_spi_180 | C7X256V1_CLEC | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_hi_lvl_0 | WKUP_ESM0_esm_lvl_event_1 | WKUP_ESM0 | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_hi_lvl_0 | GICSS0_spi_181 | GICSS0 | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_hi_lvl_0 | R5FSS0_CORE0_intr_168 | R5FSS0_CORE0 | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_hi_lvl_0 | WKUP_R5FSS0_CORE0_intr_168 | WKUP_R5FSS0_CORE0 | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_hi_lvl_0 | MCU_R5FSS0_CORE0_cpu0_intr_168 | MCU_R5FSS0_CORE0 | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_hi_lvl_0 | C7X256V0_CLEC_gic_spi_181 | C7X256V0_CLEC | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_hi_lvl_0 | C7X256V1_CLEC_gic_spi_181 | C7X256V1_CLEC | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_low_lvl_0 | WKUP_ESM0_esm_lvl_event_2 | WKUP_ESM0 | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_low_lvl_0 | GICSS0_spi_182 | GICSS0 | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_low_lvl_0 | R5FSS0_CORE0_intr_169 | R5FSS0_CORE0 | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_low_lvl_0 | WKUP_R5FSS0_CORE0_intr_169 | WKUP_R5FSS0_CORE0 | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_low_lvl_0 | MCU_R5FSS0_CORE0_cpu0_intr_169 | MCU_R5FSS0_CORE0 | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_low_lvl_0 | C7X256V0_CLEC_gic_spi_182 | C7X256V0_CLEC | ESM0 interrupt request | level |
| ESM0 | ESM0_esm_int_low_lvl_0 | C7X256V1_CLEC_gic_spi_182 | C7X256V1_CLEC | ESM0 interrupt request | level |