SPRUJB3C March 2024 – November 2025 AM67 , AM67A , TDA4AEN-Q1 , TDA4VEN-Q1
The Arm Cortex-A53 Cluster is provided by Arm and configured by TI. Table 7-1 summarizes the configuration of the Arm Cortex-A53 Cluster on this SoC.
| Parameter | Value |
|---|---|
| Core Type | A53 |
| Core Revision | r0p4 |
| Number of Cores | 4 |
| Bus Width | 256 |
| L1 Instruction Cache Size | 32K |
| L1 Data Cache Size | 32K |
| L2 Cache Size | 512K |
| SCU-L2 Cache Protection | Included |
| Advanced SIMD and Floating Point Extension | Included |
| Cryptography Extension | Included |
| CPU Cache Protection | Included |
| AMBA5 CHI or AMBA4 ACE Interface | AMBA4 ACE (configured for AXI using tie-offs) |
| Accelerator Coherency Port (ACP) | Included |
| V7 or v8 Debug Memory Map | v8 |
For a brief list of features supported by the Arm Cortex-A53 Cluster, see A53SS Features.
For detailed description of the Arm® A53 Cluster, see the Arm® Cortex®-A53 MPCore™ Processor Technical Reference Manual.