SPRUJB3C March 2024 – November 2025 AM67 , AM67A , TDA4AEN-Q1 , TDA4VEN-Q1
All 3 alerts from the 7 (5 shown in sketch) temperature monitors are available as inputs of the mask and alert merging logic block of each voltage domain, such that the temperature monitors that are relevant to each voltage domain can be selected as the contributors to the generation of the 3 combined interrupts in each voltage domain (5 shown in sketch; 3 ). This logic is presented in Figure 6-11. The THERM_MAXTEMP_OUTRANGE_ALERT is not shown in this figure. Notice that the same temperature sensor can contribute to more than one voltage domain and each voltage domain can have multiple sensors contributing to the interrupt generation in that VD, see VTM_CFG1_VD_EVT_SET_j and VTM_CFG1_VD_EVT_CLR_j registers.
Figure 6-11 VTM Alert and Interrupt GenerationThe interrupts are only active when the sensor is in continuous mode. A one-shot sampling of the sensor will not trigger any interrupts.
Table 6-32 presents the connection of VTM TEMPSENSOR registers groups to voltage domains.
| Register Group | Voltage Domain |
|---|---|
| WKUP_VTM_TMPSENS_*_0 | Near MCU_R5FSS in VDD_MCU |
| WKUP_VTM_TMPSENS_*_1 | On VDD_MCU / VDD_CPU boundary near A72 (in VDD_MCU) |
| WKUP_VTM_TMPSENS_*_2 | Near GPU in VDD_CORE |
| WKUP_VTM_TMPSENS_*_3 | On VDD_CORE / VDD_CPU boundary near C7x / MMA (in VDD_CORE) |
| WKUP_VTM_TMPSENS_*_4 | On VDD_CORE / VDD_CPU boundary near A72 (in VDD_CORE) |
| WKUP_VTM_TMPSENS_*_5 | On VDD_CORE / VDD_CPU boundary near C7x / MMA (in VDD_CORE) |
| WKUP_VTM_TMPSENS_*_6 | Near LPDDR4 in VDD_CORE (DDR) |
| Others | Unused |