SPRUJB3C March 2024 – November 2025 AM67 , AM67A , TDA4AEN-Q1 , TDA4VEN-Q1
| Instance | MAIN | MCU | WKUP |
|---|---|---|---|
| DSS_DSI0 | ✓ |
| Module Instance | Power Sleep Controller | Power Domain | Module Domain | Index | Default | Controllable | Dependencies |
|---|---|---|---|---|---|---|---|
| DSS_DSI0 | PSC0 | PD_DSS | LPSC_main_dss_dsi0 | 93 | OFF | YES | LPSC_main_dphy_tx0 |
| Module Instance | Module Clock Input | Source Clock | Source Control Register | Description |
|---|---|---|---|---|
| DSS_DSI0 | DPHY_0_RX_ESC_CLK | DPHY_TX0 (INSTANCE) | rx escape clock | |
| DSS_DSI0 | DPHY_0_TX_ESC_CLK | MAIN_PLL1_HSDIV6_CLKOUT/6 | tx escape clock | |
| DSS_DSI0 | DPI_0_CLK | DSS1 (INSTANCE) | dss video port 1 (vp1) pixel clock for the output main_pll17_hsdiv0_c interface | |
| DSS_DSI0 | PLL_CTRL_CLK | MAIN_SYSCLK0 | None | |
| DSS_DSI0 | DPHY_0_TX_BYTE_HS_CLK | DPHY_TX0 (INSTANCE) | dphy ppi byte clock frequency set by the dphy and its high speed input clock (tx_byte_hs_clk = dphy bit rate /8) maximum limit due to risk of underrun |
| Module Instance | Source | Description |
|---|---|---|
| DSS_DSI0 | PSC0 | DSS_DSI0 reset |
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
|---|---|---|---|---|---|
| DSS_DSI0 | DSS_DSI0_dsi_0_func_intr_0 | GICSS0_spi_118 | GICSS0 | DSS_DSI0 interrupt request | level |
| DSS_DSI0 | DSS_DSI0_dsi_0_func_intr_0 | R5FSS0_CORE0_intr_218 | R5FSS0_CORE0 | DSS_DSI0 interrupt request | level |
| DSS_DSI0 | DSS_DSI0_dsi_0_func_intr_0 | WKUP_R5FSS0_CORE0_intr_218 | WKUP_R5FSS0_CORE0 | DSS_DSI0 interrupt request | level |
| DSS_DSI0 | DSS_DSI0_dsi_0_func_intr_0 | MCU_R5FSS0_CORE0_cpu0_intr_218 | MCU_R5FSS0_CORE0 | DSS_DSI0 interrupt request | level |
| DSS_DSI0 | DSS_DSI0_dsi_0_func_intr_0 | C7X256V0_CLEC_gic_spi_118 | C7X256V0_CLEC | DSS_DSI0 interrupt request | level |
| DSS_DSI0 | DSS_DSI0_dsi_0_func_intr_0 | C7X256V1_CLEC_gic_spi_118 | C7X256V1_CLEC | DSS_DSI0 interrupt request | level |
| DSS_DSI0 | DSS_DSI0_dsi_0_safety_error_fatal_intr_0 | ESM0_esm_lvl_event_178 | ESM0 | DSS_DSI0 interrupt request | level |
| DSS_DSI0 | DSS_DSI0_dsi_0_safety_error_nonfatal_intr_0 | ESM0_esm_lvl_event_179 | ESM0 | DSS_DSI0 interrupt request | level |
| DSS_DSI0 | DSS_DSI0_ecc_intr_uncorr_level_sys_0 | ESM0_esm_lvl_event_142 | ESM0 | DSS_DSI0 interrupt request | level |