SPRUJB3C March 2024 – November 2025 AM67 , AM67A , TDA4AEN-Q1 , TDA4VEN-Q1
| Instance | MAIN | MCU | WKUP |
|---|---|---|---|
| CODEC0 | ✓ |
| Module Instance | Power Sleep Controller | Power Domain | Module Domain | Index | Default | Controllable | Dependencies |
|---|---|---|---|---|---|---|---|
| CODEC0 | PSC0 | PD_CODEC | LPSC_main_codec | 65 | OFF | YES | LPSC_main_ip |
| Module Instance | Module Clock Input | Source Clock | Source Control Register | Description |
|---|---|---|---|---|
| CODEC0 | ACLK | MAIN_PLL2_HSDIV4_CLKOUT | None | |
| CODEC0 | BCLK | MAIN_PLL2_HSDIV4_CLKOUT | None | |
| CODEC0 | CCLK | MAIN_PLL2_HSDIV4_CLKOUT | None | |
| CODEC0 | PCLK | MAIN_PLL2_HSDIV4_CLKOUT | None |
| Module Instance | Source | Description |
|---|---|---|
| CODEC0 | PSC0 | CODEC0 reset |
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
|---|---|---|---|---|---|
| CODEC0 | CODEC0_vpu_wave521cl_intr_0 | GICSS0_spi_257 | GICSS0 | CODEC0 interrupt request | level |
| CODEC0 | CODEC0_vpu_wave521cl_intr_0 | R5FSS0_CORE0_intr_133 | R5FSS0_CORE0 | CODEC0 interrupt request | level |
| CODEC0 | CODEC0_vpu_wave521cl_intr_0 | WKUP_R5FSS0_CORE0_intr_133 | WKUP_R5FSS0_CORE0 | CODEC0 interrupt request | level |
| CODEC0 | CODEC0_vpu_wave521cl_intr_0 | MCU_R5FSS0_CORE0_cpu0_intr_133 | MCU_R5FSS0_CORE0 | CODEC0 interrupt request | level |
| CODEC0 | CODEC0_vpu_wave521cl_intr_0 | C7X256V0_CLEC_gic_spi_257 | C7X256V0_CLEC | CODEC0 interrupt request | level |
| CODEC0 | CODEC0_vpu_wave521cl_intr_0 | C7X256V1_CLEC_gic_spi_257 | C7X256V1_CLEC | CODEC0 interrupt request | level |