SPRUJB3C March 2024 – November 2025 AM67 , AM67A , TDA4AEN-Q1 , TDA4VEN-Q1
A total of 7 source channels are provided within the DMA for concurrent transfers from the various attached peripherals into the Rx per channel buffers and on to the PSI-L Rx Interface. Each Rx channel requires a single PSI-L thread. The Rx channels are allocated as shown in Table 11-83.
| Rx DMA Channel | Function | Channel Type | Trigger Type | Data FIFO Address | Strobe MMR Address | Control FIFO Address |
|---|---|---|---|---|---|---|
| 0 | USART 0 Rx Ch 0 | XY | edge | 000002800000 | 000000000000 | 000000000000 |
| 1 | USART 1 Rx Ch 0 | XY | edge | 000002810000 | 000000000000 | 000000000000 |
| 2 | USART 2 Rx Ch 0 | XY | edge | 000002820000 | 000000000000 | 000000000000 |
| 3 | USART 3 Rx Ch 0 | XY | edge | 000002830000 | 000000000000 | 000000000000 |
| 4 | USART 4 Rx Ch 0 | XY | edge | 000002840000 | 000000000000 | 000000000000 |
| 5 | USART 5 Rx Ch 0 | XY | edge | 000002850000 | 000000000000 | 000000000000 |
| 6 | USART 6 Rx Ch 0 | XY | edge | 000002860000 | 000000000000 | 000000000000 |