SPRUJB3C March 2024 – November 2025 AM67 , AM67A , TDA4AEN-Q1 , TDA4VEN-Q1
The goal of the basic high-level programming model is to introduce a top-down approach to users that need to configure the GPMC module.
Figure 7-70 and Table 12-200 through Table 12-201 show a programming model top-level diagram for the GPMC, and a description of each step. Each block of the diagram is described in one of the following sections through a set of registers to configure.
Figure 12-191 Programming Model Top-Level Diagram| Step | Description |
|---|---|
| NOR Memory Type | See Table 12-202. |
| NOR Chip-Select Configuration | See Table 12-203. |
| NOR Timings Configuration | See Table 12-204. |
| WAIT Pin Configuration | See Table 12-212. |
| Enable Chip-Select | See Table 12-213. |
| Step | Description |
|---|---|
| NAND Memory Type | See Table 12-207. |
| NAND Chip-Select Configuration | See Table 12-208. |
| Write Operations (Asynchronous) | See Table 12-209. |
| Read Operations (Asynchronous) | See Table 12-209. |
| ECC Engine | See Table 12-210. |
| Prefetch and Write-Posting Engine | See Table 12-211. |
| WAIT Pin Configuration | See Table 12-212. |
| Enable Chip-Select | See Table 12-213. |