SPRUJB3C March 2024 – November 2025 AM67 , AM67A , TDA4AEN-Q1 , TDA4VEN-Q1
Table 6-41 describes the output clocks of PLLTS16FFCLAFRACF2.
| Output | Description | Frequency |
|---|---|---|
| FOUTP | Positive phase VCO output (no post divider) | (FREF / REF_DIV) * (FB_DIV + FB_DIV_FRAC) |
| FOUTN | Negative phase VCO output (no post divider) | (FREF / REF_DIV) * (FB_DIV + FB_DIV_FRAC) |
| FOUTPOSTDIV | VCO-divided clock output. | FOUTP / (POST_DIV1*POST_DIV2) |
Where:
POST_DIV1 and POST_DIV2 valid values are from 1 to 7. To ensure correct operation, POST_DIV1 must always be programmed to a value equal to or greater than POST_DIV2.
For device-specific information about clock output parameters and synthesized clocks, see Table 6-46 and Table 6-47.