SPRUJB3C March 2024 – November 2025 AM67 , AM67A , TDA4AEN-Q1 , TDA4VEN-Q1
Table 12-154 describes the internal reference clock options for SERDES0.
| CTRLMMR_SERDES0/1_CLKSEL | |
|---|---|
| [1:0] CLK_SEL | Internal Clock to SERDES Core |
| 0x0 | HFOSC0_CLKOUT_SERDES |
| 0x1 | EXT_REFCLK1 |
| 0x2 | MAIN_PLL2_HSDIV0_CLKOUT(100MHz) |
| 0x3 | MAIN_PLL0_HSDIV9_CLKOUT(100MHz) |