SPRUJB3C March 2024 – November 2025 AM67 , AM67A , TDA4AEN-Q1 , TDA4VEN-Q1
Figure 12-129 shows the integration of the SERDES0 module in the device.
Figure 12-130 SERDES1 IntegrationThe following table summarizes the integration of SerDes in device MAIN domain.
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
|---|---|---|---|---|
| SERDES0/1 | SERDES0/1_ICLK | MAIN_SYSCLK0/4 | PLL_CTRL0 | VBUS interface clock |
| CMN_REFCLK_INT | HFOSC0_CLKOUT_SERDES | HFOSC0 | Internal reference clock from device sources. Software selectable. See Section 12.2.3.3.1.2 | |
| EXT_REFCLK1 | External REFCLK | |||
| MAIN_PLL2_HSDIV0_CLKOUT(100MHz) | PLL2 | |||
| MAIN_PLL0_HSDIV9_CLKOUT(100MHz) | PLL9 |