SPRUJB3C March 2024 – November 2025 AM67 , AM67A , TDA4AEN-Q1 , TDA4VEN-Q1
Each PLL in MAIN domain has a dedicated register (MAIN_CTRL_MMR_CFG0_MAIN_PLLn_CLKSEL, n = 0 to 2, 8, 12,15, 16, 17) in CTRL_MMR0 that contains associated control bits.