SPRUJB6B November 2024 – May 2025 AM2612
Table 10-21 shows the mapping of events to the ESM0.
| Interrupt Input Line | Interrupt ID | Interrupt Source | Interrupt Signal |
|---|---|---|---|
| ESM_LVL_EVENT_0 | 0 | EFUSE | efc_error |
| ESM_LVL_EVENT_1 | 1 | EFUSE | efs_autoload_error |
| ESM_LVL_EVENT_2 | 2 | MCAN0 | MCAN0_ecc_corr_lvl_int |
| ESM_LVL_EVENT_3 | 3 | MCAN0 | MCAN0_ecc_uncorr_lvl_int |
| ESM_LVL_EVENT_4 | 4 | MCAN1 | MCAN1_ecc_corr_lvl_int |
| ESM_LVL_EVENT_5 | 5 | MCAN1 | MCAN1_ecc_uncorr_lvl_int |
| ESM_LVL_EVENT_6 | 6 | ECC_AGGREGATOR | soc_eccagg_corr_level |
| ESM_LVL_EVENT_7 | 7 | ECC_AGGREGATOR | soc_eccagg_uncorr_level |
| ESM_LVL_EVENT_8 | 8 | DCC0 | DCC0_err |
| ESM_LVL_EVENT_9 | 9 | DCC1 | DCC1_err |
| ESM_LVL_EVENT_10 | 10 | DCC2 | DCC2_err |
| ESM_LVL_EVENT_11 | 11 | DCC3 | DCC3_err |
| ESM_LVL_EVENT_12 | 12 | CORE_PLL | pll_core_lockloss |
| ESM_LVL_EVENT_13 | 13 | ETH_PLL | pll_eth_lockloss |
| ESM_LVL_EVENT_14 | 14 | PERI_PLL | pll_per_lockloss |
| ESM_LVL_EVENT_15 | 15 | RCOSC | rcref_clk_loss_detect |
| ESM_LVL_EVENT_16 | 16 | HSM | HSM_ESM_high_intr |
| ESM_LVL_EVENT_17 | 17 | HSM | HSM_ESM_low_intr |
| ESM_LVL_EVENT_18 | 18 | XTAL | crystal_clockloss |
| ESM_LVL_EVENT_19 | 19 | Aggregated VBUSP Error | Aggregated_VBUSP_error_H |
| ESM_LVL_EVENT_20 | 20 | Aggregated VBUSM Rrror | Aggregated_VBUSM_error_H |
| ESM_LVL_EVENT_21 | 21 | Aggregated VBUSM Rrror | Aggregated_VBUSM_error_L |
| ESM_LVL_EVENT_22 | 22 | OPTI_FLASH |
FOTA_STAT_ERR_INTR |
| ESM_LVL_EVENT_23 | 23 | OPTI_FLASH |
FSS_VBUSM_TIMEOUT |
| ESM_LVL_EVENT_24 | 24 | OPTI_FLASH |
OTFA_ERROR |
| ESM_LVL_EVENT_25 | 25 | OSPI0 |
OSPI0_ECC_CORR |
| ESM_LVL_EVENT_26 | 26 | OSPI0 |
OSPI0_ECC_UNCORR |
| ESM_LVL_EVENT_27 | 27 | OPTI_FLASH |
FSAS_ECC_INTR |
| ESM_LVL_EVENT_28 | 28 | VMON_ERR_H | voltage_monitor_err_H |
| ESM_LVL_EVENT_29 | 29 | VMON_ERR_L | voltage_monitor_err_L |
| ESM_LVL_EVENT_30 | 30 | THERMAL_MONITOR | thermal_monitor_critical |
| ESM_LVL_EVENT_31 | 31 | CPSW | CPSW_ECC_SEC_PEND_INTR |
| ESM_LVL_EVENT_32 | 32 | CPSW | CPSW_ECC_DED_PEND_INTR |
| ESM_LVL_EVENT_33 | 33 | R5FSS0_CORE0 | R5FSS0_livelock_0 |
| ESM_LVL_EVENT_34 | 34 | R5FSS0_CORE1 | R5FSS0_livelock_1 |
| ESM_LVL_EVENT_35 | 35 | R5FSS0_CORE0 | R5FSS0_CORE0_TCMADDR_err |
| ESM_LVL_EVENT_36 | 36 | R5FSS0_CORE1 | R5FSS0_CORE1_TCMADDR_err |
| ESM_LVL_EVENT_37 | 37 | R5FSS0_CORE0 | R5FSS0_CORE0_ecc_corrected_level.0 |
| ESM_LVL_EVENT_38 | 38 | R5FSS0_CORE0 | R5FSS0_CORE0_ecc_uncorrected_level.0 |
| ESM_LVL_EVENT_39 | 39 | R5FSS0_CORE1 | R5FSS0_CORE1_ecc_corrected_level.0 |
| ESM_LVL_EVENT_40 | 40 | R5FSS0_CORE1 | R5FSS0_CORE1_ecc_uncorrected_level.0 |
| ESM_LVL_EVENT_41 | 41 | R5FSS0_CORE0 | R5FSS0_ecc_de_to_esm_0.0 |
| ESM_LVL_EVENT_42 | 42 | R5FSS0_CORE1 | R5FSS0_ecc_de_to_esm_1.0 |
| ESM_LVL_EVENT_43 | 43 | R5FSS0_CORE0 | R5FSS0_ecc_se_to_esm_0.0 |
| ESM_LVL_EVENT_44 | 44 | R5FSS0_CORE1 | R5FSS0_ecc_se_to_esm_1.0 |
ESM_LVL_EVENT_45 | 45 | EDMA0 | tpcc0_err_intagg |
| ESM_LVL_EVENT_46 | 46 | OSPI1 |
OSPI1_ECC_CORR |
|
ESM_LVL_EVENT_47 |
47 | OSPI1 |
OSPI1_ECC_UNCORR |
| Interrupt Input Line | Interrupt ID | Interrupt Source | Interrupt Signal |
|---|---|---|---|
| ESM_PLS_EVENT_0 | 0 | WWDT0 | RTI0_WWD_NMI |
| ESM_PLS_EVENT_1 | 1 | WWDT1 | RTI1_WWD_NMI |
| ESM_PLS_EVENT_2 | 2 | EDMA0 | TPCC_errint |
| ESM_PLS_EVENT_3 | 3 | R5FSS0/CCM0 | R5FSS0_bus_monitor_err_pulse.0 |
| ESM_PLS_EVENT_4 | 4 | R5FSS0/CCM0 | R5FSS0_compare_err_pulse.0 |
| ESM_PLS_EVENT_5 | 5 | R5FSS0/CCM0 | R5FSS0_vim_compare_err_pulse.0 |
| ESM_PLS_EVENT_6 | 6 | R5FSS0/CCM0 | R5FSS0_cpu_miscompare_pulse.0 |
| ESM_PLS_EVENT_7 | 7 | R5SS0 | R5SS0_TMU_COMP_ERR |
| ESM_PLS_EVENT_8 | 8 | R5SS0 | R5SS0_CPU0_TMU_PARITY_ERR |
| ESM_PLS_EVENT_9 | 9 | R5SS0 | R5SS0_CPU1_TMU_PARITY_ERR |
| ESM_PLS_EVENT_10 | 10 | R5SS0 | R5SS0_RL2_COMP_ERR |
| ESM_PLS_EVENT_11 | 11 | PRU_ICSSM0 | pr1_ecc_ded_err_req |
| ESM_PLS_EVENT_12 | 12 | PRU_ICSSM0 | pr1_ecc_sec_err_req |
| ESM_PLS_EVENT_13 | 13 | PRU_ICSSM1 | pr1_ecc_ded_err_req |
| ESM_PLS_EVENT_14 | 14 | PRU_ICSSM1 | pr1_ecc_sec_err_req |
| ESM_PLS_EVENT_15 | 15 | SRAM Bank 0 | sram0_ecc_uncorr_pulse |
| ESM_PLS_EVENT_16 | 16 | SRAM Bank 1 | sram1_ecc_uncorr_pulse |
| ESM_PLS_EVENT_17 | 17 | SRAM Bank 2 | sram2_ecc_uncorr_pulse |
| ESM_PLS_EVENT_18 | 18 | CCM0 | CCM_0_selftest_err |
| ESM_PLS_EVENT_19 | 19 | STC | R5FSS0_stc_err |
| ESM_PLS_EVENT_20 | 20 | ADC_SAFETY | ADC_SAFETY_CHECKEVENT0 |
| ESM_PLS_EVENT_21 | 21 | ADC_SAFETY | ADC_SAFETY_CHECKEVENT1 |
| ESM_PLS_EVENT_22 | 22 | ADC_SAFETY | ADC_SAFETY_CHECKEVENT2 |
| ESM_PLS_EVENT_23 | 23 | ADC_SAFETY | ADC_SAFETY_CHECKEVENT3 |
| ESM_PLS_EVENT_24 | 24 | OPTI_FLASH | OTFA_ECC_UNCORR |
| ESM_PLS_EVENT_25 | 25 | OPTI_FLASH | OTFA_ECC_CORR |
| ESM_PLS_EVENT_26 | 26 | R5SS0 | R5SS0_CPU0_RL2_ECC_UNCORR |
| ESM_PLS_EVENT_27 | 27 | R5SS0 | R5SS0_CPU0_RL2_ECC_CORR |
| ESM_PLS_EVENT_28 | 28 | R5SS0 | R5SS0_CPU1_RL2_ECC_UNCORR |
| ESM_PLS_EVENT_29 | 29 | R5SS0 | R5SS0_CPU1_RL2_ECC_CORR |