SPRUJB6B November 2024 – May 2025 AM2612
(FREQ = 50MHz, Default configuration)
Program MSS ELM GCD register with the value of to obtain a new desired frequency divided from SYS_CLK, MSS_RCM.MSS_LM_CLK_DIV_VAL.CLKDIV = 0x03 (In MODE1 Devices) and 0x04 (In MODE2 Devices)
Poll for the CURRDIVR field of corresponding status register to reflect its new frequency change, MSS_RCM.MSS_ELM_CLK_STATUS.CURRDIVIDER = 0x03 (In MODE1 Devices) and 0x04 (In MODE2 Devices)