SPRUJB6B November 2024 – May 2025 AM2612 , AM2612-Q1
There are 2x WWDT (1 per core) modules integrated in the device. The diagram and tables below show the device integration details.
The tables below summarize the integration of WWDT# (where # = 0, 1) in the device.
Each WWDT# instance is supplied by dedicated WWDTCLK# mux.
| Module Instance | Device Allocation | SoC Interconnect |
|---|---|---|
| WWDT0 | ✓ | VBUSP CORE Interconnect |
| WWDT1 | ✓ | VBUSP CORE Interconnect |
| Module Instance | Module Clock Input | Source Clock Signal | Source | MODE1 Frequency | MODE2 Frequency | Description |
|---|---|---|---|---|---|---|
| WWDT# | WWDT#_ICLK (VBUSP_CLK) | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 |
200MHz | 250MHz | WWDT# VBUSP Interface Clock |
| WWDT#_FCLK (WWDT_CLK) | WUCPUCLK | Wake up CPU CLO |
25MHz |
25MHz |
WWDT# Functional Clock | |
|
RCCLK10M |
Internal 10MHz RC Oscillator (RCCLK10M) |
10MHz |
10MHz |
|||
|
SYS_CLK |
PLL_CORE_CLK: |
200MHz |
250MHz |
|||
|
DPLL_PER_HSDIV0_CLKOUT0 |
PLL_PER_CLK: |
192MHz |
240MHz |
|||
|
DPLL_CORE_HSDIV0_CLKOUT1 |
PLL_CORE_CLK: |
500MHz |
500MHz |
|||
|
RCCLK10M |
Internal 10MHz RC
Oscillator |
10MHz |
10MHz |
|||
|
XTALCLK |
External Crystal (XTAL) |
25MHz |
25MHz |
|||
|
RCCLK32K |
32KHz RC clock |
32KHz |
32KHz |
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
|---|---|---|---|---|
| WWDT0 | WWDT0_RST | Warm Reset (MOD_G_RST) |
RCM Reset Control Register + Warm Reset Sources | WWDT0 Asynchronous Reset |
| WWDT0_POR_RST | POR Reset (MOD_POR_RST) |
Device Power-On Reset | WWDT0 Power-On Reset | |
| WWDT1 | WWDT1_RST | Warm Reset (MOD_G_RST) |
RCM Reset Control Register + Warm Reset Sources | WWDT1 Asynchronous Reset |
| WWDT1_POR_RST | POR Reset (MOD_POR_RST) |
Device Power-On Reset | WWDT1 Power-On Reset |
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Type | Description |
|---|---|---|---|---|---|
| WWDT0 |
WWDT0_NMI_REQ |
ESM0_PLS_IN_0 |
ESM0 |
Pulse | WWDT0 Window Watchdog Violation Non-Maskable Interrupt (NMI) Event |
| R5FSS0_0_VIM_154 | R5FSS0_CORE0 | ||||
| WWDT1 |
WWDT1_NMI_REQ |
ESM0_PLS_IN_1 |
ESM0 |
Pulse | WWDT1 Non-Maskable Interrupt (NMI) Event |
| R5FSS0_1_VIM_154 | R5FSS0_CORE1 |
| Module Instance | Module Capture Event Input | Capture Event Source Signal | Source | Type | Description |
|---|---|---|---|---|---|
| WWDT0 |
WWDT0_CAPEVT_0 |
SoC_TIMESYNC_XBAROUT_2 |
SoC Time Sync Crossbar (TIMESYNC_XBAR) | Level | WWDT0 Counter Capture Input Event |
|
WWDT0_CAPEVT_1 |
SoC_TIMESYNC_XBAROUT_3 |
||||
| WWDT1 |
WWDT1_CAPEVT_0 |
SoC_TIMESYNC_XBAROUT_4 |
WWDT1 Counter Capture Input Event | ||
|
WWDT1_CAPEVT_1 |
SoC_TIMESYNC_XBAROUT_5 |