SPRUJB6B November 2024 – May 2025 AM2612
(FREQ = 100MHz)
Program GPMC CLK GCD register with the value of 0x111 in-order to switch to a new desired frequency, MSS_RCM.GPMC_CLK_DIV_VAL.CLKDIV = 0x111 (In MODE1 Devices)
Program GPMC CLK GCD register with the value of 0x444 in-order to switch to a new desired frequency, MSS_RCM.GPMC_CLK_DIV_VAL.CLKDIV = 0x444 (In MODE2 Devices)
Poll for the CURRDIVR field of corresponding status register to reflect its new frequency change, MSS_RCM.GPMC_CLK_STATUS.CURRDIVIDER = 0x01 (In MODE1 Devices)
Poll for the CURRDIVR field of corresponding status register to reflect its new frequency change, MSS_RCM.GPMC_CLK_STATUS.CURRDIVIDER = 0x04 (In MODE2 Devices)
Update the GPMC GCM register with the value of 0x222 to select SYS_CLK as its source, MSS_RCM.GPMC_CLK_SRC_SEL.CLKSRCSEL = 0x222 (In MODE1 Devices)
Update the GPMC GCM register with the value of 0x444 to select PLL_CORE_CLKOUT0 as its source, MSS_RCM.GPMC_CLK_SRC_SEL.CLKSRCSEL = 0x444(In MODE2 Devices)
Poll for the CLKINUSE field of corresponding status register to reflect its new frequency change, MSS_RCM.GPMC_CLK_STATUS.CLKINUSE = 0x04 (In MODE1 Devices)
Poll for the CLKINUSE field of corresponding status register to reflect its new frequency change, MSS_RCM.GPMC_CLK_STATUS.CLKINUSE = 0x10 (In MODE2 Devices)
(FREQ = 96MHz)
Update the GPMC GCMregister with the value of 0x333 to select PLL_PER_CLKOUT0as its source, MSS_RCM.GPMC_CLK_SRC_SEL.CLKSRCSEL = 0x333