SPRUJB6B November 2024 – May 2025 AM2612
Table 7-120 shows the clock and reset interface signals of the core.
| Name | Dir | Description |
|---|---|---|
mauCoreClk |
I |
Clock for the core and most interfaces. All inputs and output are synchronous to this close except when otherwise noted. |
mauCoreResetN |
I |
Active-low asynchronous reset for core logic. Instantiating logic
must ensure the de-assertion of mauCoreResetN is
synchronous to positive edge of the mauCoreClk
signal. |
mauCoreSyncReset (optional)
|
I |
Active-high synchronous reset for core logic. This is synchronous
to the mauCoreClk signal. If unused, should be
driven to ‘0’. |
mauHClk |
I |
Clock for the AHB bus. mauH* inputs are
synchronous to this clock. |
mauHResetN |
I |
Active-low
asynchronous reset for bus and shell logic. Instantiating logic
must ensure the de-assertion of To fully reset PK
Engine and Core, |
mauHSyncReset (optional)
|
I |
Active-high
synchronous reset for bus logic. This is synchronous to the
To fully reset PK
Engine and Core, |