| MSS_CTRL |
ICSSM0_PRU0_MBOX_READ_REQ |
IN_INTR39 |
PRU_ICSS_XBAR_INTRTR0 |
Interrupt indicating Mailbox Read Request to PRU0 |
Level |
| MSS_CTRL |
ICSSM0_PRU0_MBOX_READ_DONE |
IN_INTR40 |
PRU_ICSS_XBAR_INTRTR0 |
Interrupt indicating Mailbox Read Done to PRU0 |
Level |
| MSS_CTRL |
ICSSM0_PRU1_MBOX_READ_REQ |
IN_INTR41 |
PRU_ICSS_XBAR_INTRTR0 |
Interrupt indicating Mailbox Read Request to PRU0 |
Level |
| MSS_CTRL |
ICSSM0_PRU1_MBOX_READ_DONE |
IN_INTR42 |
PRU_ICSS_XBAR_INTRTR0 |
Interrupt indicating Mailbox Read Done to PRU0 |
Level |
| MSS_CTRL |
ICSSM1_PRU0_MBOX_READ_REQ |
IN_INTR43 |
PRU_ICSS_XBAR_INTRTR0 |
Interrupt indicating Mailbox Read Request to PRU0 |
Level |
| MSS_CTRL |
ICSSM1_PRU0_MBOX_READ_DONE |
IN_INTR44 |
PRU_ICSS_XBAR_INTRTR0 |
Interrupt indicating Mailbox Read Done to PRU0 |
Level |
| MSS_CTRL |
ICSSM1_PRU1_MBOX_READ_REQ |
IN_INTR45 |
PRU_ICSS_XBAR_INTRTR0 |
Interrupt indicating Mailbox Read Request to PRU0 |
Level |
| MSS_CTRL |
ICSSM1_PRU1_MBOX_READ_DONE |
IN_INTR46 |
PRU_ICSS_XBAR_INTRTR0 |
Interrupt indicating Mailbox Read Done to PRU0 |
Level |
| MSS_CTRL |
R5FSS0_CORE0_INTR_MBOX_READ_REQ |
R5SS0_CORE0_INTR_IN_158 |
R5SS0_CORE0_VIM |
Interrupt indicating Mailbox Read Request to R5SS0 CORE0 |
Level |
| MSS_CTRL |
R5FSS0_CORE0_INTR_MBOX_READ_DONE |
R5SS0_CORE0_INTR_IN_159 |
R5SS0_CORE0_VIM |
Interrupt indicating Mailbox Read Done to R5SS0 CORE0 |
Level |
| MSS_CTRL |
R5FSS0_CORE1_INTR_MBOX_READ_REQ |
R5SS0_CORE1_INTR_IN_158 |
R5SS0_CORE1_VIM |
Interrupt indicating Mailbox Read Request to R5SS0 CORE1 |
Level |
| MSS_CTRL |
R5FSS0_CORE1_INTR_MBOX_READ_DONE |
R5SS0_CORE1_INTR_IN_159 |
R5SS0_CORE1_VIM |
Interrupt indicating Mailbox Read Done to R5SS0 CORE1 |
Level |
| MSS_CTRL |
R5FSS0_CORE0_INTR_SW_IRQ |
R5SS0_CORE0_INTR_IN_153 |
R5SS0_CORE0_VIM |
Interrupt indicating SW Interrupt to R5SS0 CORE0 |
Level |
| MSS_CTRL |
R5FSS0_CORE1_INTR_SW_IRQ |
R5SS0_CORE1_INTR_IN_153 |
R5SS0_CORE1_VIM |
Interrupt indicating SW Interrupt to R5SS0 CORE1 |
Level |
| MSS_CTRL |
R5FSS0_CORE0_INTR_MPU_PROT_ERRAGG |
R5SS0_CORE0_INTR_IN _104 |
R5SS0_CORE0_VIM |
Aggregated Interrupt indicating MPU Protection Error to R5SS0
CORE0 |
Level |
| MSS_CTRL |
R5FSS0_CORE1_INTR_MPU_PROT_ERRAGG |
R5SS0_CORE1_INTR_IN _104 |
R5SS0_CORE1_VIM |
Aggregated Interrupt indicating MPU Protection Error to R5SS0
CORE1 |
Level |
| MSS_CTRL |
R5FSS0_CORE0_INTR_MPU_ADDR_ERRAGG |
R5SS0_CORE0_INTR_IN _103 |
R5SS0_CORE0_VIM |
Aggregated Interrupt indicating MPU Address Error to R5SS0
CORE0 |
Level |
| MSS_CTRL |
R5FSS0_CORE1_INTR_MPU_ADDR_ERRAGG |
R5SS0_CORE1_INTR_IN _103 |
R5SS0_CORE1_VIM |
Aggregated Interrupt indicating MPU Address Error to R5SS0
CORE1 |
Level |
| MSS_CTRL |
MMR_ACCESS_ERRAGGR |
R5SS0_CORE0_INTR_IN_152 |
R5SS0_CORE0_VIM |
Aggregated Interrupt indicating MMR Access Error |
Level |
| R5SS0_CORE1_INTR_IN_152 |
R5SS0_CORE1_VIM |
| MSS_CTRL |
TPCC0_INTAGGR |
R5SS0_CORE0_INTR_IN _106 |
R5SS0_CORE0_VIM |
Aggregated Interrupt from EDMA Interrupt sources |
Level |
| R5SS0_CORE1_INTR_IN _106 |
R5SS0_CORE1_VIM |
| MSS_CTRL |
TPCC0_ERRGGR |
R5SS0_CORE0_INTR_IN _107 |
R5SS0_CORE0_VIM |
Aggregated Interrupt from EDMA Error sources |
Level |
| R5SS0_CORE1_INTR_IN _107 |
R5SS0_CORE1_VIM |
| ESM Events |
| MSS_CTRL |
TPCC0_ERRGGR |
ESM_LVL_EVENT_45 |
ESM |
Aggregated Error from EDMA Error sources |
Level |
| MSS_CTRL |
R5SS0_CORE0_CORR_ERRAGG |
ESM_LVL_EVENT_37 |
ESM |
Aggregated Correctable Memory ECC Error from R5SS0 CORE0 |
Level |
| MSS_CTRL |
R5SS0_CORE1_CORR_ERRAGG |
ESM_LVL_EVENT_39 |
ESM |
Aggregated Correctable Memory ECC Error from R5SS0 CORE1 |
Level |
| MSS_CTRL |
R5SS0_CORE0_UNCORR_ERRAGG |
ESM_LVL_EVENT_38 |
ESM |
Aggregated Uncorrectable Memory ECC Error from R5SS0 CORE0 |
Level |
| MSS_CTRL |
R5SS0_CORE1_UNCORR_ERRAGG |
ESM_LVL_EVENT_40 |
ESM |
Aggregated Uncorrectable Memory ECC Error from R5SS0 CORE1 |
Level |
| MSS_CTRL |
R5SS0_CORE0_TCM_ADDRPARITY_ERRAGG |
ESM_LVL_EVENT_35 |
ESM |
Aggregated TCM Address parity Error from R5SS0 CORE0 |
Level |
| MSS_CTRL |
R5SS0_CORE1_TCM_ADDRPARITY_ERRAGG |
ESM_LVL_EVENT_36 |
ESM |
Aggregated TCM Address parity Error from R5SS0 CORE1 |
Level |
| MSS_CTRL |
VBUSM_ERRAGG_H |
ESM_LVL_EVENT_20 |
ESM |
Aggregated VBUSM Bus Safety Error High |
Level |
| MSS_CTRL |
VBUSM_ERRAGG_L |
ESM_LVL_EVENT_21 |
ESM |
Aggregated VBUSM Bus Safety Error Low |
Level |
| MSS_CTRL |
VBUSP_ERRAGG_H |
ESM_LVL_EVENT_19 |
ESM |
Aggregated VBUSP Bus Safety Error |
Level |