SPRUJB6B November 2024 – May 2025 AM2612
Following table gives the recommended values for the PLL configurations of CORE PLL, PER PLL and ETH PLL.
| PLL | Lock Frequency (MHz) | M | N | M2 | Frac M | SD | HSDIV IDER _CLKOUT0 .DIV |
HSDIV IDER _CLKOUT1 .DIV |
HSDIV IDER _CLKOUT2 .DIV |
HSDIV IDER _CLKOUT3 .DIV |
|---|---|---|---|---|---|---|---|---|---|---|
| PLL_CORE (MODE1) | 2000 | 800 | 9 | 1 | 0 | 8 | 4 | 3 | 4 | 14 |
| PLL_CORE (MODE2) | 500 | 200 | 9 | 1 | 0 | 2 | 0 | 0 | 0 | 2 |
| PLL_PER (MODE1) | 960 | 384 | 9 | 1 | 0 | 4 | 4 | NA | 5 | 7 |
| PLL_PER (MODE2) | 960 | 384 | 9 | 1 | 0 | 4 | 3 | NA | 5 | NA |
| PLL_ETH (MODE1) | 900 | 360 | 9 | 1 | 0 | 4 | 1 | NA | 5 | NA |
| PLL_ETH (MODE2) | 900 | 360 | 9 | 1 | 0 | 4 | 1 | NA | NA | NA |