SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
| Register | Reset Domains | ||
|---|---|---|---|
| Module Reset | SFT_RST (Global Soft Reset) | PORESETn | |
| INFO Register Bit 31 | Yes | ||
| INFO Register Bit 30 | Yes | Yes | |
| EN (Global Enable) | Yes | Yes | Yes |
| LOW_PRI, HI_PRI, LOW, HI | Yes | Yes | Yes |
| HI_PRI_WD_CFG, HI_PRI_WD_CNTR, HI_PRI_WD_CNTR_PRE, HI_PRI_WD_INTR_SET, HI_PRI_WD_INTR_CLR | Yes | Yes | Yes |
| GROUP_N_LOCK, GROUP_N_COMMIT, ERR_PIN_INFLUENCE_LOCK, ERR_PIN_INFLUENCE_COMMIT, CRI_PRI_INFLUENCE_LOCK, CRI_PRI_INFLUENCE_COMMIT, MMR_CONFIG_LOCK, MMR_CONFIG_COMMIT | Yes | Yes | Yes |
| RAW_j , STS_j , INTR_EN_SET_j, INTR_EN_CLR_j, INT_PRIO_j, CRIT_EN_SET_j, CRIT_EN_CLR_j | Yes | Yes | |
| PIN_CTRL, PIN_STS, PIN_CNTR, PIN_CNTR_PRE, PWMH_PIN_CNTR, PWMH_PIN_CNTR_PRE, PWML_PIN_CNTR, PWML_PIN_CNTR_PRE, ERRPIN_MON_CFG, ERRPIN_MON_INTR_SET, ERRPIN_MON_INTR_CLR | Yes | Yes | |
| PIN_EN_SET_j, PIN_EN_CLR_j | Yes | Yes | |
| ESM Subsystem Instance | Module Reset |
|---|---|
| ESM CPU1 | CPU1SYSRSn |
| ESM CPU2 | CPU2SYSRSn |
| ESM CPU3 | CPU3SYSRSn |
| SYS ESM | XRSn |
ESMCPU2 and ESMCPU3 instance only available after the respective CPU2 and CPU3 reset is released. If CPU2 is held in reset ESMCPU2 is not functional and same applies to ESMCPU3. Even when CPU2 is in lockstep with CPU1, ESMCPU2 instance is not available. If user wants to operate CPU2 as standalone core, lockstep needs to be disabled and then CPU2 reset needs to be released for ESMCPU2 instance to be functional. Table 7-12 helps to explain the above.
SYS ESM and Safety Aggregator instances is always available for functional use case irrespective of CPU2 or CPU3 being held in reset.