SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
Safe interconnect checks are disabled for debug accesses. Debug accesses that are less than 32 bits cause a read-modify-write operation. Any errors during this operation do not trigger an NMI, so as to avoid an NMIWD timeout while the CPU is halted. A status is set in the debug controller for CCS to read. An arbitration lock to a CPU is released if that CPU is halted. The RTDMA completes the burst if enabled before being halted.
Debug accesses are tracked as part of the dataline buffer and the buffer is flushed during debug writes.