SPRUJ79A November 2024 – December 2025 F29H850TU , F29H859TU-Q1
Example20-1 register configuration generates 4 clocks, all synchronous to one another with edges offset by 2 clock cycles. In Example20-1, a clock divide value of 12 is used.