SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
Each CLB output signal passes through an external multiplexer that intersects a specific peripheral signal, see Figure 11-9. The output of the multiplexer is connected to the destination of the original peripheral signal and the default multiplexer setting is that the peripheral signal is passed through. The multiplexer is controlled by bit[n] in the CLB output enable register CLB_OUT_EN.
For example, if the CLB1 OUT0 must override the EPWM1A signal, the OUPTUT ENABLE bit for OUT0 must be set to 1.
Table 11-6 and Table 11-7 shows the allocation of peripheral signals and the CLB outputs.
| CLB Output | CLB1 Destination | CLB2 Destination | CLB3 Destination | CLB4 Destination |
|---|---|---|---|---|
| 0 | HRPWM1A | HRPWM2A | HRPWM3A | HRPWM4A |
| 1 | HRPWM1A_OE | HRPWM2A_OE | HRPWM3A_OE | HRPWM4A_OE |
| 2 | HRPWM1B | HRPWM2B | HRPWM3B | HRPWM4B |
| 3 | HRPWM1B_OE | HRPWM2B_OE | HRPWM3B_OE | HRPWM4B_OE |
| 4 | EPWM1A_AQ | EPWM2A_AQ | EPWM3A_AQ | EPWM4A_AQ |
| 5 | EPWM1B_AQ | EPWM2B_AQ | EPWM3B_AQ | EPWM4B_AQ |
| 6 | EPWM1A_DB | EPWM2A_DB | EPWM3A_DB | EPWM4A_DB |
| 7 | EPWM1B_DB | EPWM2B_DB | EPWM3B_DB | EPWM4B_DB |
| 8 | EQEP1_QCLK | EQEP2_QCLK | EQEP3_QA | EQEP4_QA |
| 9 | EQEP1_QDIR | EQEP2_QDIR | EQEP3_QB | EQEP4_QB |
| 10 | EQEP1_QB | EQEP2_QB | EQEP3_QDIR | EQEP4_QDIR |
| 11 | EQEP1_QA | EQEP2_QA | EQEP3_QCLK | EQEP4_QCLK |
| 12 | All XBARs | All XBARs | All XBARs | All XBARs |
| 13 | All XBARs | All XBARs | All XBARs | All XBARs |
| 14 | ECAP Mux | ECAP Mux | ECAP Mux | ECAP Mux |
| 15 | ECAP Mux | ECAP Mux | ECAP Mux | ECAP Mux |
| 16 | Global Mux | Global Mux | Global Mux | Global Mux |
| 17 | Global Mux | Global Mux | Global Mux | Global Mux |
| 18 | Global Mux | Global Mux | Global Mux | Global Mux |
| 19 | Global Mux | Global Mux | Global Mux | Global Mux |
| 20 | Global Mux | Global Mux | Global Mux | Global Mux |
| 21 | Global Mux, SPIA_PTE_OUT | Global Mux, SPIB_PTE_OUT | Global Mux, SPIC_PTE_OUT | Global Mux, SPIPTE_OUT |
| 22 | Global Mux, SPIA_PICO_OUT | Global Mux, SPIB_PICO_OUT | Global Mux, SPIC_PICO_OUT | Global Mux, SPID_PICO_OUT |
| 23 | Global Mux, SPIA_POCI_OUT | Global Mux, SPIB_POCI_OUT | Global Mux, SPIC_POCI_OUT | Global Mux, SPID_POCI_OUT |
| 24 | SPIA_CLK_IN | SPIB_CLK_IN | SPIC_CLK_IN | SPID_CLK_IN |
| 25 | SPIA_PICO_IN | SPIB_PICO_IN | SPIC_PICO_IN | SPID_PICO_IN |
| 26 | SPIA_PTE_IN | SPIB_PTE_IN | SPIC_PTE_IN | SPID_PTE_IN |
| 27 | ADC_SOC_TRIGGERS | ADC_SOC_TRIGGERS | ADC_SOC_TRIGGERS | ADC_SOC_TRIGGERS |
| 28 | ECAP1_OUT_EN | ECAP2_OUT_EN | ECAP3_OUT_EN | ECAP4_OUT_EN |
| 29 | ECAP1_OUT | ECAP2_OUT | ECAP3_OUT | ECAP4_OUT |
| 30 | FSITX Triggers | FSITX Triggers | FSITX Triggers | FSITX Triggers |
| 31 | FSITX Triggers | FSITX Triggers | FSITX Triggers | FSITX Triggers |
| CLB Output | CLB5 Destination | CLB6 Destination |
|---|---|---|
| 0 | HRPWM5A | HRPWM6A |
| 1 | HRPWM5A_OE | HRPWM6A_OE |
| 2 | HRPWM5B | HRPWM6B |
| 3 | HRPWM5B_OE | HRPWM6B_OE |
| 4 | EPWM5A_AQ | EPWM6A_AQ |
| 5 | EPWM5B_AQ | EPWM6B_AQ |
| 6 | EPWM5A_DB | EPWM6A_DB |
| 7 | EPWM5B_DB | EPWM6B_DB |
| 8 | EQEP5_QA | EQEP6_QA |
| 9 | EQEP5_QB | EQEP6_QB |
| 10 | EQEP5_QDIR | EQEP6_QDIR |
| 11 | EQEP5_QCLK | EQEP6_QCLK |
| 12 | All XBARs | All XBARs |
| 13 | All XBARs | All XBARs |
| 14 | ECAP Mux | ECAP Mux |
| 15 | ECAP Mux | ECAP Mux |
| 16 | Global Mux | Global Mux |
| 17 | Global Mux | Global Mux |
| 18 | Global Mux | Global Mux |
| 19 | Global Mux | Global Mux |
| 20 | Global Mux | Global Mux |
| 21 | Global Mux, SPIE_PTE_OUT | Global Mux |
| 22 | Global Mux, SPIE_PICO_OUT | Global Mux |
| 23 | Global Mux, SPIE_POCI_OUT | Global Mux |
| 24 | SPIE_CLK_IN | Reserved |
| 25 | SPIE_PICO_IN | Reserved |
| 26 | SPIE_PTE_IN | Reserved |
| 27 | ADC_SOC_TRIGGERS | ADC_SOC_TRIGGERS |
| 28 | ECAP5_OUT_EN | ECAP6_OUT_EN |
| 29 | ECAP5_OUT | ECAP6_OUT |
| 30 | FSITX Triggers | FSITX Triggers |
| 31 | FSITX Triggers | FSITX Triggers |