SPRUJ79A November 2024 – December 2025 F29H850TU , F29H859TU-Q1
CPU generates the ECC for the address and control information needed for the read access to endpoint. This ECC is propagated to memory controller and peripheral bridges along with address and control information.
ECC is for error detection only. When the fault is detected, the error is sent to ESM using the error aggregator and the CPU goes to a fault state. ESM needs to be configured to generate an NMI and to read from the address that was captured in the error aggregator. The user needs to write back the corrected data to fix the correctable error at the endpoint.
Safe interconnect mechanisms for read operations:
Coverage of the following possible causes of errors are covered by the safe interconnect mechanisms employed: