SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
The ESM supports a third interrupt output for events which are deemed even more critical than high priority events. For example, an error whose desired end result is a warm reset of a domain or the entire device. Unlike Low/High Priority Error Events, Critical Priority Error Events don’t require enabling via the Error Group N Interrupt Enabled Set Register . Instead each Critical Priority Error Event Input is configured individually to influence the Critical Priority Interrupt Output via Error Group N Critical Priority Interrupt Influence Set Register .
The critical priority interrupt output is sensitive to the ESM’s warm reset input as well as the Global Soft Reset MMR. The ESM’s warm reset input is used synchronously and assertion of the ESM Warm Reset Input disables the ESM Global Enable MMR. When the critical priority interrupt output triggers, the occurrence is logged in the Info Register. The logging status is only reset via POR and the Global Soft Reset MMR.