SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
Table 3-8 shows the different wait states for accessing different memory sections, depending on the initiator that is accessing the memory.
| RAM Section | Interleaved | CPU1 | CPU2 | CPU3 | HSM | RTDMA1 | RTDMA2 |
|---|---|---|---|---|---|---|---|
| LPAx RAM | Yes |
0WS program 1WS data |
0WS program 1WS data |
3WS data | 1WS | 1WS | |
| LDAx RAM | Yes |
1WS program 0WS data |
1WS program 0WS data |
3WS data | 2WS | 1WS | 1WS |
| M0 RAM | Yes |
0WS data |
0WS data (read-only) |
3WS data (read-only) | |||
| CPAx RAM | Yes |
0WS program 1WS data |
3WS data |
0WS program 1WS data |
1WS | 1WS | |
| CDAx RAM | Yes |
1WS program 0WS data |
3WS data |
1WS program 0WS data |
1WS | 1WS | |
| CPU1 ROM | Yes |
1WS program 1WS data |
|||||
| CPU2 ROM | Yes |
1WS program 1WS data |
|||||
| CPU3 ROM | Yes |
1WS program 1WS data |
Figure 3-13 shows the integration view of all the RAM and the respective accesses.