SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
Table 3-234 lists the memory-mapped registers for the MEMSS_L_CONFIG_REGS registers. All register offset addresses not listed in Table 3-234 should be considered as reserved locations and the register contents should not be modified.
| Offset | Acronym | Register Name | Protection |
|---|---|---|---|
| 0h | LPA0_MEM_CONFIG | LPA0 Memory Configuration Register | PARITY |
| 4h | LPA0_MEM_CONFIG_LOCK | Temporary Lock for LPA0 Memory Configuration Register | PARITY |
| 8h | LPA0_MEM_CONFIG_COMMIT | Permament Lock for LPA0 Memory Configuration Register | PARITY |
| 10h | LPA1_MEM_CONFIG | LPA1 Memory Configuration Register | PARITY |
| 14h | LPA1_MEM_CONFIG_LOCK | Temporary Lock for LPA1 Memory Configuration Register | PARITY |
| 18h | LPA1_MEM_CONFIG_COMMIT | Permament Lock for LPA1 Memory Configuration Register | PARITY |
| 20h | LDA0_MEM_CONFIG | LDA0 Memory Configuration Register | PARITY |
| 24h | LDA0_MEM_CONFIG_LOCK | Temporary Lock for LDA0 Memory Configuration Register | PARITY |
| 28h | LDA0_MEM_CONFIG_COMMIT | Permament Lock for LDA0 Memory Configuration Register | PARITY |
| 30h | LDA1_MEM_CONFIG | LDA1 Memory Configuration Register | PARITY |
| 34h | LDA1_MEM_CONFIG_LOCK | Temporary Lock for LDA1 Memory Configuration Register | PARITY |
| 38h | LDA1_MEM_CONFIG_COMMIT | Permament Lock for LDA1 Memory Configuration Register | PARITY |
| 40h | LDA2_MEM_CONFIG | LDA2 Memory Configuration Register | PARITY |
| 44h | LDA2_MEM_CONFIG_LOCK | Temporary Lock for LDA2 Memory Configuration Register | PARITY |
| 48h | LDA2_MEM_CONFIG_COMMIT | Permament Lock for LDA2 Memory Configuration Register | PARITY |
| 50h | LDA3_MEM_CONFIG | LDA3 Memory Configuration Register | PARITY |
| 54h | LDA3_MEM_CONFIG_LOCK | Temporary Lock for LDA3 Memory Configuration Register | PARITY |
| 58h | LDA3_MEM_CONFIG_COMMIT | Permament Lock for LDA3 Memory Configuration Register | PARITY |
| 60h | LDA4_MEM_CONFIG | LDA4 Memory Configuration Register | PARITY |
| 64h | LDA4_MEM_CONFIG_LOCK | Temporary Lock for LDA4 Memory Configuration Register | PARITY |
| 68h | LDA4_MEM_CONFIG_COMMIT | Permament Lock for LDA4 Memory Configuration Register | PARITY |
| 70h | LDA5_MEM_CONFIG | LDA5 Memory Configuration Register | PARITY |
| 74h | LDA5_MEM_CONFIG_LOCK | Temporary Lock for LDA5 Memory Configuration Register | PARITY |
| 78h | LDA5_MEM_CONFIG_COMMIT | Permament Lock for LDA5 Memory Configuration Register | PARITY |
| 80h | LDA6_MEM_CONFIG | LDA6 Memory Configuration Register | PARITY |
| 84h | LDA6_MEM_CONFIG_LOCK | Temporary Lock for LDA6 Memory Configuration Register | PARITY |
| 88h | LDA6_MEM_CONFIG_COMMIT | Permament Lock for LDA6 Memory Configuration Register | PARITY |
| 90h | LDA7_MEM_CONFIG | LDA7 Memory Configuration Register | PARITY |
| 94h | LDA7_MEM_CONFIG_LOCK | Temporary Lock for LDA7 Memory Configuration Register | PARITY |
| 98h | LDA7_MEM_CONFIG_COMMIT | Permament Lock for LDA7 Memory Configuration Register | PARITY |
Complex bit access types are encoded to fit into small table cells. Table 3-235 shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| R-0 | R -0 | Read Returns 0s |
| Write Type | ||
| W | W | Write |
| W1S | W 1S | Write 1 to set |
| WSonce | W Sonce | Write Set once |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |
LPA0_MEM_CONFIG is shown in Figure 3-240 and described in Table 3-236.
Return to the Summary Table.
LPA0 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : LPA0 memory is not Intialized 1 : LPA0 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
LPA0_MEM_CONFIG_LOCK is shown in Figure 3-241 and described in Table 3-237.
Return to the Summary Table.
Temporary Lock for LPA0 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LPA0_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LPA0_MEM_CONFIG | R/W | 0h | 0 : Write to LPA0_MEM_CONFIG is allowed. 1 : Write to LPA0_MEM_CONFIG is not allowed. Note : This bit can only be modified if LPA0_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
LPA0_MEM_CONFIG_COMMIT is shown in Figure 3-242 and described in Table 3-238.
Return to the Summary Table.
Permament Lock for LPA0 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LPA0_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LPA0_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the LPA0_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset 0 : LPA0_MEM_CONFIG is modifiable 1 : LPA0_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
LPA1_MEM_CONFIG is shown in Figure 3-243 and described in Table 3-239.
Return to the Summary Table.
LPA1 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : LPA1 memory is not Intialized 1 : LPA1 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
LPA1_MEM_CONFIG_LOCK is shown in Figure 3-244 and described in Table 3-240.
Return to the Summary Table.
Temporary Lock for LPA1 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LPA1_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LPA1_MEM_CONFIG | R/W | 0h | 0 : Write to LPA1_MEM_CONFIG is allowed. 1 : Write to LPA1_MEM_CONFIG is not allowed. Note : This bit can only be modified if LPA1_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
LPA1_MEM_CONFIG_COMMIT is shown in Figure 3-245 and described in Table 3-241.
Return to the Summary Table.
Permament Lock for LPA1 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LPA1_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LPA1_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the LPA1_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset 0 : LPA1_MEM_CONFIG is modifiable 1 : LPA1_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
LDA0_MEM_CONFIG is shown in Figure 3-246 and described in Table 3-242.
Return to the Summary Table.
LDA0 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : LDA0 memory is not Intialized 1 : LDA0 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
LDA0_MEM_CONFIG_LOCK is shown in Figure 3-247 and described in Table 3-243.
Return to the Summary Table.
Temporary Lock for LDA0 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LDA0_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LDA0_MEM_CONFIG | R/W | 0h | 0 : Write to LDA0_MEM_CONFIG is allowed. 1 : Write to LDA0_MEM_CONFIG is not allowed. Note : This bit can only be modified if LDA0_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
LDA0_MEM_CONFIG_COMMIT is shown in Figure 3-248 and described in Table 3-244.
Return to the Summary Table.
Permament Lock for LDA0 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LDA0_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LDA0_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the LDA0_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset 0 : LDA0_MEM_CONFIG is modifiable 1 : LDA0_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
LDA1_MEM_CONFIG is shown in Figure 3-249 and described in Table 3-245.
Return to the Summary Table.
LDA1 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : LDA1 memory is not Intialized 1 : LDA1 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
LDA1_MEM_CONFIG_LOCK is shown in Figure 3-250 and described in Table 3-246.
Return to the Summary Table.
Temporary Lock for LDA1 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LDA1_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LDA1_MEM_CONFIG | R/W | 0h | 0 : Write to LDA1_MEM_CONFIG is allowed. 1 : Write to LDA1_MEM_CONFIG is not allowed. Note : This bit can only be modified if LDA1_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
LDA1_MEM_CONFIG_COMMIT is shown in Figure 3-251 and described in Table 3-247.
Return to the Summary Table.
Permament Lock for LDA1 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LDA1_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LDA1_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the LDA1_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset 0 : LDA1_MEM_CONFIG is modifiable 1 : LDA1_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
LDA2_MEM_CONFIG is shown in Figure 3-252 and described in Table 3-248.
Return to the Summary Table.
LDA2 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : LDA2 memory is not Intialized 1 : LDA2 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
LDA2_MEM_CONFIG_LOCK is shown in Figure 3-253 and described in Table 3-249.
Return to the Summary Table.
Temporary Lock for LDA2 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LDA2_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LDA2_MEM_CONFIG | R/W | 0h | 0 : Write to LDA2_MEM_CONFIG is allowed. 1 : Write to LDA2_MEM_CONFIG is not allowed. Note : This bit can only be modified if LDA2_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
LDA2_MEM_CONFIG_COMMIT is shown in Figure 3-254 and described in Table 3-250.
Return to the Summary Table.
Permament Lock for LDA2 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LDA2_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LDA2_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the LDA2_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset 0 : LDA2_MEM_CONFIG is modifiable 1 : LDA2_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
LDA3_MEM_CONFIG is shown in Figure 3-255 and described in Table 3-251.
Return to the Summary Table.
LDA3 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : LDA3 memory is not Intialized 1 : LDA3 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
LDA3_MEM_CONFIG_LOCK is shown in Figure 3-256 and described in Table 3-252.
Return to the Summary Table.
Temporary Lock for LDA3 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LDA3_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LDA3_MEM_CONFIG | R/W | 0h | 0 : Write to LDA3_MEM_CONFIG is allowed. 1 : Write to LDA3_MEM_CONFIG is not allowed. Note : This bit can only be modified if LDA3_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
LDA3_MEM_CONFIG_COMMIT is shown in Figure 3-257 and described in Table 3-253.
Return to the Summary Table.
Permament Lock for LDA3 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LDA3_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LDA3_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the LDA3_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset 0 : LDA3_MEM_CONFIG is modifiable 1 : LDA3_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
LDA4_MEM_CONFIG is shown in Figure 3-258 and described in Table 3-254.
Return to the Summary Table.
LDA4 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : LDA4 memory is not Intialized 1 : LDA4 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
LDA4_MEM_CONFIG_LOCK is shown in Figure 3-259 and described in Table 3-255.
Return to the Summary Table.
Temporary Lock for LDA4 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LDA4_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LDA4_MEM_CONFIG | R/W | 0h | 0 : Write to LDA4_MEM_CONFIG is allowed. 1 : Write to LDA4_MEM_CONFIG is not allowed. Note : This bit can only be modified if LDA4_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
LDA4_MEM_CONFIG_COMMIT is shown in Figure 3-260 and described in Table 3-256.
Return to the Summary Table.
Permament Lock for LDA4 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LDA4_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LDA4_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the LDA4_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset 0 : LDA4_MEM_CONFIG is modifiable 1 : LDA4_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
LDA5_MEM_CONFIG is shown in Figure 3-261 and described in Table 3-257.
Return to the Summary Table.
LDA5 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : LDA5 memory is not Intialized 1 : LDA5 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
LDA5_MEM_CONFIG_LOCK is shown in Figure 3-262 and described in Table 3-258.
Return to the Summary Table.
Temporary Lock for LDA5 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LDA5_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LDA5_MEM_CONFIG | R/W | 0h | 0 : Write to LDA5_MEM_CONFIG is allowed. 1 : Write to LDA5_MEM_CONFIG is not allowed. Note : This bit can only be modified if LDA5_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
LDA5_MEM_CONFIG_COMMIT is shown in Figure 3-263 and described in Table 3-259.
Return to the Summary Table.
Permament Lock for LDA5 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LDA5_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LDA5_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the LDA5_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset 0 : LDA5_MEM_CONFIG is modifiable 1 : LDA5_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
LDA6_MEM_CONFIG is shown in Figure 3-264 and described in Table 3-260.
Return to the Summary Table.
LDA6 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : LDA6 memory is not Intialized 1 : LDA6 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
LDA6_MEM_CONFIG_LOCK is shown in Figure 3-265 and described in Table 3-261.
Return to the Summary Table.
Temporary Lock for LDA6 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LDA6_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LDA6_MEM_CONFIG | R/W | 0h | 0 : Write to LDA6_MEM_CONFIG is allowed. 1 : Write to LDA6_MEM_CONFIG is not allowed. Note : This bit can only be modified if LDA6_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
LDA6_MEM_CONFIG_COMMIT is shown in Figure 3-266 and described in Table 3-262.
Return to the Summary Table.
Permament Lock for LDA6 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LDA6_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LDA6_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the LDA6_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset 0 : LDA6_MEM_CONFIG is modifiable 1 : LDA6_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
LDA7_MEM_CONFIG is shown in Figure 3-267 and described in Table 3-263.
Return to the Summary Table.
LDA7 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : LDA7 memory is not Intialized 1 : LDA7 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
LDA7_MEM_CONFIG_LOCK is shown in Figure 3-268 and described in Table 3-264.
Return to the Summary Table.
Temporary Lock for LDA7 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LDA7_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LDA7_MEM_CONFIG | R/W | 0h | 0 : Write to LDA7_MEM_CONFIG is allowed. 1 : Write to LDA7_MEM_CONFIG is not allowed. Note : This bit can only be modified if LDA7_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
LDA7_MEM_CONFIG_COMMIT is shown in Figure 3-269 and described in Table 3-265.
Return to the Summary Table.
Permament Lock for LDA7 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LDA7_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | LDA7_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the LDA7_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset 0 : LDA7_MEM_CONFIG is modifiable 1 : LDA7_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |