SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
Table 2-2 lists the memory-mapped registers for the C29_RTINT_STACK registers. All register offset addresses not listed in Table 2-2 should be considered as reserved locations and the register contents should not be modified.
| Offset | Acronym | Register Name | Protection |
|---|---|---|---|
| 0h + formula | RTINT_STACK_DATA0_j | RTINT stack Data0 | |
| 4h + formula | RTINT_STACK_DATA1_j | RTINT stack Data1 | |
| 8h + formula | RTINT_STACK_DATA2_j | RTINT stack Data2 | |
| Ch + formula | RTINT_STACK_DATA3_j | RTINT stack Data3 | |
| 10h + formula | RTINT_STACK_DATA4_j | RTINT stack Data4 | |
| 14h + formula | RTINT_STACK_DATA5_j | RTINT stack Data5 | |
| 18h + formula | RTINT_STACK_DATA6_j | RTINT stack Data6 | |
| 1Ch + formula | RTINT_STACK_DATA7_j | RTINT stack Data7 | |
| 20h + formula | RTINT_STACK_DATA8_j | RTINT stack Data8 | |
| 24h + formula | RTINT_STACK_ECC0_j | RTINT stack ECC0 | |
| 28h + formula | RTINT_STACK_ECC1_j | RTINT stack ECC1 | |
| 2Ch + formula | RTINT_STACK_ECC2_j | RTINT stack ECC2 | |
| 30h + formula | RTINT_STACK_ECC3_j | RTINT stack ECC3 |
Complex bit access types are encoded to fit into small table cells. Table 2-3 shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| Write Type | ||
| W | W | Write |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |
| Register Array Variables | ||
| i,j,k,l,m,n | When these variables are used in a register name, an offset, or an address, they refer to the value of a register array where the register is part of a group of repeating registers. The register groups form a hierarchical structure and the array is represented with a formula. | |
| y | When this variable is used in a register name, an offset, or an address it refers to the value of a register array. | |
RTINT_STACK_DATA0_j is shown in Figure 2-2 and described in Table 2-4.
Return to the Summary Table.
RTINT stack Data0
Offset = 0h + (j * 40h); where j = 0h to 7Fh
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RTINT_STACK_DATA0 | |||||||||||||||||||||||||||||||
| R/W-0h | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | RTINT_STACK_DATA0 | R/W | 0h | RTINT stack Bank 0 Data [31:0] Reset type: SYSRSn |
RTINT_STACK_DATA1_j is shown in Figure 2-3 and described in Table 2-5.
Return to the Summary Table.
RTINT stack Data1
Offset = 4h + (j * 40h); where j = 0h to 7Fh
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RTINT_STACK_DATA1 | |||||||||||||||||||||||||||||||
| R/W-0h | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | RTINT_STACK_DATA1 | R/W | 0h | RTINT stack Bank 0 Data [63:32] Reset type: SYSRSn |
RTINT_STACK_DATA2_j is shown in Figure 2-4 and described in Table 2-6.
Return to the Summary Table.
RTINT stack Data2
Offset = 8h + (j * 40h); where j = 0h to 7Fh
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RTINT_STACK_DATA2 | |||||||||||||||||||||||||||||||
| R/W-0h | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | RTINT_STACK_DATA2 | R/W | 0h | RTINT stack Bank 0 Data [71:64], RTINT stack Bank 1 Data [23:0] Reset type: SYSRSn |
RTINT_STACK_DATA3_j is shown in Figure 2-5 and described in Table 2-7.
Return to the Summary Table.
RTINT stack Data3
Offset = Ch + (j * 40h); where j = 0h to 7Fh
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RTINT_STACK_DATA3 | |||||||||||||||||||||||||||||||
| R/W-0h | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | RTINT_STACK_DATA3 | R/W | 0h | RTINT stack Bank 1 Data [55:24] Reset type: SYSRSn |
RTINT_STACK_DATA4_j is shown in Figure 2-6 and described in Table 2-8.
Return to the Summary Table.
RTINT stack Data4
Offset = 10h + (j * 40h); where j = 0h to 7Fh
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RTINT_STACK_DATA4 | |||||||||||||||||||||||||||||||
| R/W-0h | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | RTINT_STACK_DATA4 | R/W | 0h | RTINT stack Bank 1 Data [71:56], RTINT stack Bank 2 Data [15:0] Reset type: SYSRSn |
RTINT_STACK_DATA5_j is shown in Figure 2-7 and described in Table 2-9.
Return to the Summary Table.
RTINT stack Data5
Offset = 14h + (j * 40h); where j = 0h to 7Fh
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RTINT_STACK_DATA5 | |||||||||||||||||||||||||||||||
| R/W-0h | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | RTINT_STACK_DATA5 | R/W | 0h | RTINT stack Bank 2 Data [47:16] Reset type: SYSRSn |
RTINT_STACK_DATA6_j is shown in Figure 2-8 and described in Table 2-10.
Return to the Summary Table.
RTINT stack Data6
Offset = 18h + (j * 40h); where j = 0h to 7Fh
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RTINT_STACK_DATA6 | |||||||||||||||||||||||||||||||
| R/W-0h | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | RTINT_STACK_DATA6 | R/W | 0h | RTINT stack Bank 2 Data [71:48], RTINT stack Bank 3 Data [7:0] Reset type: SYSRSn |
RTINT_STACK_DATA7_j is shown in Figure 2-9 and described in Table 2-11.
Return to the Summary Table.
RTINT stack Data7
Offset = 1Ch + (j * 40h); where j = 0h to 7Fh
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RTINT_STACK_DATA7 | |||||||||||||||||||||||||||||||
| R/W-0h | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | RTINT_STACK_DATA7 | R/W | 0h | RTINT stack Bank 3 Data [39:8] Reset type: SYSRSn |
RTINT_STACK_DATA8_j is shown in Figure 2-10 and described in Table 2-12.
Return to the Summary Table.
RTINT stack Data8
Offset = 20h + (j * 40h); where j = 0h to 7Fh
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RTINT_STACK_DATA8 | |||||||||||||||||||||||||||||||
| R/W-0h | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | RTINT_STACK_DATA8 | R/W | 0h | RTINT stack Bank 3 Data [71:40] Reset type: SYSRSn |
RTINT_STACK_ECC0_j is shown in Figure 2-11 and described in Table 2-13.
Return to the Summary Table.
RTINT stack ECC0
Offset = 24h + (j * 40h); where j = 0h to 7Fh
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||||||||||
| R-0h | |||||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RTINT_STACK_ECC0 | ||||||||||||||
| R-0h | R/W-0h | ||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-8 | RESERVED | R | 0h | Reserved |
| 7-0 | RTINT_STACK_ECC0 | R/W | 0h | RTINT stack ECC0 - Bank0 (#) Data[79:72] Reset type: SYSRSn |
RTINT_STACK_ECC1_j is shown in Figure 2-12 and described in Table 2-14.
Return to the Summary Table.
RTINT stack ECC1
Offset = 28h + (j * 40h); where j = 0h to 7Fh
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||||||||||
| R-0h | |||||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RTINT_STACK_ECC1 | ||||||||||||||
| R-0h | R/W-0h | ||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-8 | RESERVED | R | 0h | Reserved |
| 7-0 | RTINT_STACK_ECC1 | R/W | 0h | RTINT stack ECC1 - Bank1 (#) Data[79:72] Reset type: SYSRSn |
RTINT_STACK_ECC2_j is shown in Figure 2-13 and described in Table 2-15.
Return to the Summary Table.
RTINT stack ECC2
Offset = 2Ch + (j * 40h); where j = 0h to 7Fh
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||||||||||
| R-0h | |||||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RTINT_STACK_ECC2 | ||||||||||||||
| R-0h | R/W-0h | ||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-8 | RESERVED | R | 0h | Reserved |
| 7-0 | RTINT_STACK_ECC2 | R/W | 0h | RTINT stack ECC2 - Bank2 (#) Data[79:72] Reset type: SYSRSn |
RTINT_STACK_ECC3_j is shown in Figure 2-14 and described in Table 2-16.
Return to the Summary Table.
RTINT stack ECC3
Offset = 30h + (j * 40h); where j = 0h to 7Fh
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||||||||||
| R-0h | |||||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RTINT_STACK_ECC3 | ||||||||||||||
| R-0h | R/W-0h | ||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-8 | RESERVED | R | 0h | Reserved |
| 7-0 | RTINT_STACK_ECC3 | R/W | 0h | RTINT stack ECC3 - Bank3 (#) Data[79:72] Reset type: SYSRSn |