TMS570LS2125

現行

16/32 位元 RISC Flash MCU、Arm Cortex-R4F、FlexRay

產品詳細資料

CPU Arm Cortex-R4F Frequency (MHz) 160, 180 Flash memory (kByte) 2048 RAM (kByte) 192 ADC type 2 12-bit MibADC Total processing (MIPS) 0.00018 Features CAN, FlexRay, Hercules high-performance microcontroller, SPI, UART UART 2 CAN (#) 3 PWM (Ch) 40, 44 TI functional safety category Functional Safety-Compliant Number of ADC channels 24 SPI 1, 2 Operating temperature range (°C) -40 to 125 Rating Automotive Communication interface CAN, FlexRay, SPI, UART Operating system AutoSAR, FreeRTOS, SafeRTOS Hardware accelerators Floating point unit Nonvolatile memory (kByte) 2048 Number of GPIOs 58, 144 Number of I2Cs 1
CPU Arm Cortex-R4F Frequency (MHz) 160, 180 Flash memory (kByte) 2048 RAM (kByte) 192 ADC type 2 12-bit MibADC Total processing (MIPS) 0.00018 Features CAN, FlexRay, Hercules high-performance microcontroller, SPI, UART UART 2 CAN (#) 3 PWM (Ch) 40, 44 TI functional safety category Functional Safety-Compliant Number of ADC channels 24 SPI 1, 2 Operating temperature range (°C) -40 to 125 Rating Automotive Communication interface CAN, FlexRay, SPI, UART Operating system AutoSAR, FreeRTOS, SafeRTOS Hardware accelerators Floating point unit Nonvolatile memory (kByte) 2048 Number of GPIOs 58, 144 Number of I2Cs 1
LQFP (PGE) 144 484 mm² 22 x 22
  • High-Performance Automotive-Grade Microcontroller for Safety-Critical Applications
    • Dual CPUs Running in Lockstep
    • ECC on Flash and RAM Interfaces
    • Built-In Self-Test (BIST) for CPU and On-chip RAMs
    • Error Signaling Module With Error Pin
    • Voltage and Clock Monitoring
  • ARM Cortex-R4F 32-Bit RISC CPU
    • Efficient 1.66 DMIPS/MHz With 8-Stage Pipeline
    • FPU With Single- and Double-Precision
    • 12-Region Memory Protection Unit (MPU)
    • Open Architecture With Third-Party Support
  • Operating Conditions
    • System Clock up to 180 MHz
    • Core Supply Voltage (VCC): 1.2 V Nominal
    • I/O Supply Voltage (VCCIO): 3.3 V Nominal
    • ADC Supply Voltage (VCCAD): 3.0 to 5.25 V
  • Integrated Memory
    • 3MB of Program Flash With ECC (LS3135)
    • 2MB of Program Flash With ECC (LS2135/2125)
    • 256KB of RAM With ECC (LS3135/2135)
    • 192KB of RAM With ECC (LS2125)
    • 64KB of Flash With ECC for Emulated EEPROM
  • 16-Bit External Memory Interface
  • Common Platform Architecture
    • Consistent Memory Map Across Family
    • Real-Time Interrupt (RTI) Timer OS Timer
    • 96-Channel Vectored Interrupt Module (VIM)
    • 2-Channel Cyclic Redundancy Checker (CRC)
  • Direct Memory Access (DMA) Controller
    • 16 Channels and 32 Control Packets
    • Parity Protection for Control Packet RAM
    • DMA Accesses Protected by Dedicated MPU
  • Frequency-Modulated Phase-Locked Loop (FMPLL) With Built-In Slip Detector
  • Separate Nonmodulating PLL for FlexRay™
  • Trace and Calibration Capabilities
    • Embedded Trace Macrocell (ETM-R4)
    • Data Modification Module (DMM)
    • RAM Trace Port (RTP)
    • Parameter Overlay Module (POM)
  • Multiple Communication Interfaces
    • FlexRay Controller With Two Channels
      • 8KB of Message RAM With Parity Protection
      • Dedicated Transfer Unit (FTU)
    • Three CAN Controllers (DCANs)
      • 64 Mailboxes, Each With Parity Protection
      • Compliant to CAN Protocol Version 2.0B
    • Standard Serial Communication Interface (SCI)
    • Local Interconnect Network (LIN) Interface Controller
      • Compliant to LIN Protocol Version 2.1
      • Can be Configured as a Second SCI
    • Inter-Integrated Circuit (I2C)
    • Three Multibuffered Serial Peripheral Interfaces (MibSPIs)
      • 128 Words With Parity Protection Each
    • Two Standard Serial Peripheral Interfaces (SPIs)
  • Two Next Generation High-End Timer (N2HET) Modules
    • N2HET1: 32 Programmable Channels
    • N2HET2: 18 Programmable Channels
    • 160-Word Instruction RAM Each With Parity Protection
    • Each N2HET Includes Hardware Angle Generator
    • Dedicated High-End Transfer Unit (HTU) With MPU for Each N2HET
  • Two 12-Bit Multibuffered ADC Modules
    • ADC1: 24 Channels
    • ADC2: 16 Channels Shared With ADC1
    • 64 Result Buffers With Parity Protection Each
  • General-Purpose Input/Output (GPIO) Pins Capable of Generating Interrupts
    • Sixteen Pins on the ZWT Package
    • Four Pins on the PGE Package
  • IEEE 1149.1 JTAG, Boundary Scan and ARM CoreSight Components
  • JTAG Security Module
  • Packages
    • 144-Pin Quad Flatpack (PGE) [Green]
    • 337-Ball Grid Array (ZWT) [Green]
  • High-Performance Automotive-Grade Microcontroller for Safety-Critical Applications
    • Dual CPUs Running in Lockstep
    • ECC on Flash and RAM Interfaces
    • Built-In Self-Test (BIST) for CPU and On-chip RAMs
    • Error Signaling Module With Error Pin
    • Voltage and Clock Monitoring
  • ARM Cortex-R4F 32-Bit RISC CPU
    • Efficient 1.66 DMIPS/MHz With 8-Stage Pipeline
    • FPU With Single- and Double-Precision
    • 12-Region Memory Protection Unit (MPU)
    • Open Architecture With Third-Party Support
  • Operating Conditions
    • System Clock up to 180 MHz
    • Core Supply Voltage (VCC): 1.2 V Nominal
    • I/O Supply Voltage (VCCIO): 3.3 V Nominal
    • ADC Supply Voltage (VCCAD): 3.0 to 5.25 V
  • Integrated Memory
    • 3MB of Program Flash With ECC (LS3135)
    • 2MB of Program Flash With ECC (LS2135/2125)
    • 256KB of RAM With ECC (LS3135/2135)
    • 192KB of RAM With ECC (LS2125)
    • 64KB of Flash With ECC for Emulated EEPROM
  • 16-Bit External Memory Interface
  • Common Platform Architecture
    • Consistent Memory Map Across Family
    • Real-Time Interrupt (RTI) Timer OS Timer
    • 96-Channel Vectored Interrupt Module (VIM)
    • 2-Channel Cyclic Redundancy Checker (CRC)
  • Direct Memory Access (DMA) Controller
    • 16 Channels and 32 Control Packets
    • Parity Protection for Control Packet RAM
    • DMA Accesses Protected by Dedicated MPU
  • Frequency-Modulated Phase-Locked Loop (FMPLL) With Built-In Slip Detector
  • Separate Nonmodulating PLL for FlexRay™
  • Trace and Calibration Capabilities
    • Embedded Trace Macrocell (ETM-R4)
    • Data Modification Module (DMM)
    • RAM Trace Port (RTP)
    • Parameter Overlay Module (POM)
  • Multiple Communication Interfaces
    • FlexRay Controller With Two Channels
      • 8KB of Message RAM With Parity Protection
      • Dedicated Transfer Unit (FTU)
    • Three CAN Controllers (DCANs)
      • 64 Mailboxes, Each With Parity Protection
      • Compliant to CAN Protocol Version 2.0B
    • Standard Serial Communication Interface (SCI)
    • Local Interconnect Network (LIN) Interface Controller
      • Compliant to LIN Protocol Version 2.1
      • Can be Configured as a Second SCI
    • Inter-Integrated Circuit (I2C)
    • Three Multibuffered Serial Peripheral Interfaces (MibSPIs)
      • 128 Words With Parity Protection Each
    • Two Standard Serial Peripheral Interfaces (SPIs)
  • Two Next Generation High-End Timer (N2HET) Modules
    • N2HET1: 32 Programmable Channels
    • N2HET2: 18 Programmable Channels
    • 160-Word Instruction RAM Each With Parity Protection
    • Each N2HET Includes Hardware Angle Generator
    • Dedicated High-End Transfer Unit (HTU) With MPU for Each N2HET
  • Two 12-Bit Multibuffered ADC Modules
    • ADC1: 24 Channels
    • ADC2: 16 Channels Shared With ADC1
    • 64 Result Buffers With Parity Protection Each
  • General-Purpose Input/Output (GPIO) Pins Capable of Generating Interrupts
    • Sixteen Pins on the ZWT Package
    • Four Pins on the PGE Package
  • IEEE 1149.1 JTAG, Boundary Scan and ARM CoreSight Components
  • JTAG Security Module
  • Packages
    • 144-Pin Quad Flatpack (PGE) [Green]
    • 337-Ball Grid Array (ZWT) [Green]

The TMS570LS31x5/21x5 device is a high-performance automotive-grade microcontroller family for safety systems. The safety architecture includes dual CPUs in lockstep, CPU and memory BIST logic, ECC on both the flash and the data SRAM, parity on peripheral memories, and loopback capability on peripheral I/Os.

The TMS570LS31x5/21x5 device integrates the ARM Cortex-R4F Floating-Point CPU. The CPU offers an efficient 1.66 DMIPS/MHz, and has configurations that can run up to 180 MHz, providing up to 298 DMIPS. The device supports the word-invariant big-endian [BE32] format.

The TMS570LS3135 device has 3MB of integrated flash and 256KB of data RAM. The TMS570LS2135 device has 2MB of integrated flash and 256KB of data RAM. The TMS570LS2125 device has 2MB of integrated flash and 192KB of data RAM. Both the flash and RAM have single-bit error correction and double-bit error detection. The flash memory on this device is a nonvolatile, electrically erasable, and programmable memory implemented with a 64-bit-wide data bus interface. The flash operates on a 3.3-V supply input (same level as I/O supply) for all read, program, and erase operations. When in pipeline mode, the flash operates with a system clock frequency of up to 180 MHz. The SRAM supports single-cycle read and write accesses in byte, halfword, word, and double-word modes.

The TMS570LS31x5/21x5 device features peripherals for real-time control-based applications, including two Next Generation High-End Timer (N2HET) timing coprocessors and two 12-bit Analog-to-Digital Converters (ADCs) supporting up to 24 inputs.

The N2HET is an advanced intelligent timer that provides sophisticated timing functions for real-time applications. The timer is software-controlled, using a reduced instruction set, with a specialized timer micromachine and an attached I/O port. The N2HET can be used for pulse-width-modulated outputs, capture or compare inputs, or GPIO. The N2HET is especially well suited for applications requiring multiple sensor information and drive actuators with complex and accurate time pulses. A High-End Timer Transfer Unit (HTU) can perform DMA-type transactions to transfer N2HET data to or from main memory. A Memory Protection Unit (MPU) is built into the HTU.

The device has two 12-bit-resolution MibADCs with 24 channels and 64 words of parity-protected buffer RAM each. The MibADC channels can be converted individually or can be grouped by software for sequential conversion sequences. Sixteen channels are shared between the two MibADCs. There are three separate groupings. Each sequence can be converted once when triggered or configured for continuous conversion mode. The MibADC has a 10-bit mode for use when compatibility with older devices or faster conversion time is desired.

The device has multiple communication interfaces: three MibSPIs, two SPIs, one LIN, one SCI, three DCANs, one I2C module, and one FlexRay controller. The SPIs provide a convenient method of serial high-speed communication between similar shift-register type devices. The LIN supports the Local Interconnect standard 2.0 and can be used as a UART in full-duplex mode using the standard Non-Return-to-Zero (NRZ) format.

The DCAN supports the CAN 2.0 (A and B) protocol standard and uses a serial, multimaster communication protocol that efficiently supports distributed real-time control with robust communication rates of up to 1 Mbps. The DCAN is ideal for systems operating in noisy and harsh environments (for example, automotive vehicle networking and industrial fieldbus) that require reliable serial communication or multiplexed wiring.

The FlexRay controller uses a dual-channel serial, fixed time base multimaster communication protocol with communication rates of 10 Mbps per channel. A FlexRay Transfer Unit (FTU) enables autonomous transfers of FlexRay data to and from the CPU main memory. Transfers are protected by a dedicated, built-in MPU.

The I2C module is a multimaster communication module providing an interface between the microcontroller and an I2C-compatible device through the I2C serial bus. The I2C supports speeds of 100 and 400 Kbps.

The Frequency-Modulated Phase-Locked Loop (FMPLL) clock module is used to multiply the external frequency reference to a higher frequency for internal use. There are two FMPLL modules on this device. These modules, when enabled, provide two of the seven possible clock source inputs to the Global Clock Module (GCM). The GCM manages the mapping between the available clock sources and the device clock domains.

The device also has an External Clock Prescaler (ECP) module that when enabled, outputs a continuous external clock on the ECLK pin (or ball). The ECLK frequency is a user-programmable ratio of the peripheral interface clock (VCLK) frequency. This low-frequency output can be monitored externally as an indicator of the device operating frequency.

The DMA controller has 16 channels, 32 control packets, and parity protection on its memory. An MPU is built into the DMA to limit the DMA to prescribed areas of memory and to protect the rest of the memory system from any malfunction of the DMA.

The Error Signaling Module (ESM) monitors all device errors and determines whether an interrupt is generated or the external ERROR pin is toggled when a fault is detected. The ERROR pin can be monitored externally as an indicator of a fault condition in the microcontroller.

The External Memory Interface (EMIF) provides off-chip expansion capability with the ability to interface to synchronous DRAM (SDRAM) devices, asynchronous memories, peripherals or FPGA devices.

Several interfaces are implemented to enhance the debugging capabilities of application code. In addition to the built-in ARM Cortex-R4F CoreSight debug features, an External Trace Macrocell (ETM) provides instruction and data trace of program execution. For instrumentation purposes, a RAM Trace Port (RTP) module is implemented to support high-speed tracing of RAM and peripheral accesses by the CPU or any other master. A Data Modification Module (DMM) gives the ability to write external data into the device memory. Both the RTP and DMM have no or only minimum impact on the program execution time of the application code. A Parameter Overlay Module (POM) can reroute flash accesses to internal memory or to the EMIF. This rerouting allows the dynamic calibration against production code of parameters and tables without rebuilding the code to explicitly access RAM or halting the processor to reprogram the data flash.

With integrated safety features and a wide choice of communication and control peripherals, the TMS570LS31x5/21x5 device is an ideal solution for high-performance real-time control applications with safety-critical requirements.

The TMS570LS31x5/21x5 device is a high-performance automotive-grade microcontroller family for safety systems. The safety architecture includes dual CPUs in lockstep, CPU and memory BIST logic, ECC on both the flash and the data SRAM, parity on peripheral memories, and loopback capability on peripheral I/Os.

The TMS570LS31x5/21x5 device integrates the ARM Cortex-R4F Floating-Point CPU. The CPU offers an efficient 1.66 DMIPS/MHz, and has configurations that can run up to 180 MHz, providing up to 298 DMIPS. The device supports the word-invariant big-endian [BE32] format.

The TMS570LS3135 device has 3MB of integrated flash and 256KB of data RAM. The TMS570LS2135 device has 2MB of integrated flash and 256KB of data RAM. The TMS570LS2125 device has 2MB of integrated flash and 192KB of data RAM. Both the flash and RAM have single-bit error correction and double-bit error detection. The flash memory on this device is a nonvolatile, electrically erasable, and programmable memory implemented with a 64-bit-wide data bus interface. The flash operates on a 3.3-V supply input (same level as I/O supply) for all read, program, and erase operations. When in pipeline mode, the flash operates with a system clock frequency of up to 180 MHz. The SRAM supports single-cycle read and write accesses in byte, halfword, word, and double-word modes.

The TMS570LS31x5/21x5 device features peripherals for real-time control-based applications, including two Next Generation High-End Timer (N2HET) timing coprocessors and two 12-bit Analog-to-Digital Converters (ADCs) supporting up to 24 inputs.

The N2HET is an advanced intelligent timer that provides sophisticated timing functions for real-time applications. The timer is software-controlled, using a reduced instruction set, with a specialized timer micromachine and an attached I/O port. The N2HET can be used for pulse-width-modulated outputs, capture or compare inputs, or GPIO. The N2HET is especially well suited for applications requiring multiple sensor information and drive actuators with complex and accurate time pulses. A High-End Timer Transfer Unit (HTU) can perform DMA-type transactions to transfer N2HET data to or from main memory. A Memory Protection Unit (MPU) is built into the HTU.

The device has two 12-bit-resolution MibADCs with 24 channels and 64 words of parity-protected buffer RAM each. The MibADC channels can be converted individually or can be grouped by software for sequential conversion sequences. Sixteen channels are shared between the two MibADCs. There are three separate groupings. Each sequence can be converted once when triggered or configured for continuous conversion mode. The MibADC has a 10-bit mode for use when compatibility with older devices or faster conversion time is desired.

The device has multiple communication interfaces: three MibSPIs, two SPIs, one LIN, one SCI, three DCANs, one I2C module, and one FlexRay controller. The SPIs provide a convenient method of serial high-speed communication between similar shift-register type devices. The LIN supports the Local Interconnect standard 2.0 and can be used as a UART in full-duplex mode using the standard Non-Return-to-Zero (NRZ) format.

The DCAN supports the CAN 2.0 (A and B) protocol standard and uses a serial, multimaster communication protocol that efficiently supports distributed real-time control with robust communication rates of up to 1 Mbps. The DCAN is ideal for systems operating in noisy and harsh environments (for example, automotive vehicle networking and industrial fieldbus) that require reliable serial communication or multiplexed wiring.

The FlexRay controller uses a dual-channel serial, fixed time base multimaster communication protocol with communication rates of 10 Mbps per channel. A FlexRay Transfer Unit (FTU) enables autonomous transfers of FlexRay data to and from the CPU main memory. Transfers are protected by a dedicated, built-in MPU.

The I2C module is a multimaster communication module providing an interface between the microcontroller and an I2C-compatible device through the I2C serial bus. The I2C supports speeds of 100 and 400 Kbps.

The Frequency-Modulated Phase-Locked Loop (FMPLL) clock module is used to multiply the external frequency reference to a higher frequency for internal use. There are two FMPLL modules on this device. These modules, when enabled, provide two of the seven possible clock source inputs to the Global Clock Module (GCM). The GCM manages the mapping between the available clock sources and the device clock domains.

The device also has an External Clock Prescaler (ECP) module that when enabled, outputs a continuous external clock on the ECLK pin (or ball). The ECLK frequency is a user-programmable ratio of the peripheral interface clock (VCLK) frequency. This low-frequency output can be monitored externally as an indicator of the device operating frequency.

The DMA controller has 16 channels, 32 control packets, and parity protection on its memory. An MPU is built into the DMA to limit the DMA to prescribed areas of memory and to protect the rest of the memory system from any malfunction of the DMA.

The Error Signaling Module (ESM) monitors all device errors and determines whether an interrupt is generated or the external ERROR pin is toggled when a fault is detected. The ERROR pin can be monitored externally as an indicator of a fault condition in the microcontroller.

The External Memory Interface (EMIF) provides off-chip expansion capability with the ability to interface to synchronous DRAM (SDRAM) devices, asynchronous memories, peripherals or FPGA devices.

Several interfaces are implemented to enhance the debugging capabilities of application code. In addition to the built-in ARM Cortex-R4F CoreSight debug features, an External Trace Macrocell (ETM) provides instruction and data trace of program execution. For instrumentation purposes, a RAM Trace Port (RTP) module is implemented to support high-speed tracing of RAM and peripheral accesses by the CPU or any other master. A Data Modification Module (DMM) gives the ability to write external data into the device memory. Both the RTP and DMM have no or only minimum impact on the program execution time of the application code. A Parameter Overlay Module (POM) can reroute flash accesses to internal memory or to the EMIF. This rerouting allows the dynamic calibration against production code of parameters and tables without rebuilding the code to explicitly access RAM or halting the processor to reprogram the data flash.

With integrated safety features and a wide choice of communication and control peripherals, the TMS570LS31x5/21x5 device is an ideal solution for high-performance real-time control applications with safety-critical requirements.

下載 觀看有字幕稿的影片 影片
索取更多資訊

Hercules TMS570LS2125 經 TÜV SÜD 認證,可實現 IEC 61508 SIL 3,協助簡化功能安全應用的開發。立即下載認證。

您可能會感興趣的類似產品

open-in-new 比較替代產品
引腳對引腳且具備與所比較裝置相同的功能
TMS570LS2135 現行 16/32 位元 RISC Flash MCU、Arm Cortex-R4F、FlexRay Same # of Cores, Frequency, Flash, and package with close feature set. Improved RAM (256 kB).
TMS570LS3134 現行 16/32 位元 RISC 快閃記憶體 MCU、Arm Cortex-R4F Same # of Cores, Frequency/MIPS, Flash Size, and package; close feature set. Improved RAM (256 kB). More expensive ($14.361)
功能與所比較的裝置相似
AM263P4-Q1 現行 具有即時控制及封裝內快閃記憶體的車用 400MHz 四核心 Arm® Cortex®-R5F MCU This product is from the latest generation of Arm® Cortex®-R5F MCUs with similar attributes.
最新 F29H859TU-Q1 預覽 C29x 200MHz 三核心、Lockstep、符合功能安全、4MB 的車用 C2000™ 64 位元 MCU This product is from the latest generation of C2000 real-time MCUs with similar attributes.

技術文件

star =TI 所選的此產品重要文件
找不到結果。請清除您的搜尋條件,然後再試一次。
檢視所有 84
重要文件 類型 標題 格式選項 日期
* Data sheet TMS570LS31x5/21x5 16- and 32-Bit RISC Flash Microcontroller datasheet (Rev. C) PDF | HTML 2015年 4月 27日
* Errata TMS570LS31x/21x Microcontroller Silicon Errata (Silicon Revision C) (Rev. G) 2016年 5月 31日
* Errata TMS570LS31x/21x Microcontroller Silicon Errata (Silicon Revision D) (Rev. B) 2016年 5月 31日
* User guide TMS570LS31x/21x 16/32-Bit RISC Flash Microcontroller Technical Reference Manual (Rev. C) 2018年 3月 1日
Functional safety information Certification for Functional Safety Hardware Process (Rev. C) 2025年 6月 6日
Certificate TUEV SUED Certification for TMS570LS31x and TMS570LS21x (Rev. C) 2024年 6月 21日
More literature Hercules™ Diagnostic Library Test Automation Unit User Guide (Rev. B) PDF | HTML 2020年 1月 9日
More literature HALCoGen-CSP 04.07.01 (Rev. C) PDF | HTML 2020年 1月 8日
Functional safety information HALCoGen-CSP Installation Guide (Rev. B) PDF | HTML 2020年 1月 8日
Functional safety information HALCoGen-CSP User's Guide (Rev. C) PDF | HTML 2020年 1月 8日
Functional safety information Hercules Diagnostic Library -TAU Installation Guide (Rev. B) PDF | HTML 2020年 1月 8日
User guide Hercules Diagnostic Library CSP Without LDRA 2019年 10月 29日
More literature Diagnostic Library CSP Release Notes 2019年 10月 17日
Functional safety information SafeTI™ Hercules™ Diagnostic Library Release Notes (Rev. A) 2019年 9月 24日
Application note HALCoGen Ethernet Driver With lwIP Integration Demo and Active Webserver Demo PDF | HTML 2019年 9月 13日
Application note Hercules PLL Advisory SSWF021#45 Workaround (Rev. B) PDF | HTML 2019年 9月 9日
Application note CAN Bus Bootloader for Hercules Microcontrollers PDF | HTML 2019年 8月 21日
Application note HALCoGen CSP Without LDRA Release_Notes 2019年 8月 19日
User guide HALCoGen-CSP Without LDRA Installation Guide PDF | HTML 2019年 8月 19日
User guide HALCoGen-CSP Without LDRA User's Guide PDF | HTML 2019年 8月 19日
User guide Hercules Diagnostic Library - Without LDRA Installation Guide PDF | HTML 2019年 8月 19日
User guide Hercules™ Diag Lib Test Automation Unit Without LDRA User's Guide PDF | HTML 2019年 8月 19日
Application note Interfacing the Embedded 12-Bit ADC in a TMS570LS31x/21x and RM4x Series MCUs (Rev. A) 2018年 4月 20日
Application note FreeRTOS on Hercules Devices_new 2018年 4月 19日
Application note Sharing FEE Blocks Between the Bootloader and the Application 2017年 11月 7日
Application note Sharing Exception Vectors on Hercules™ Based Microcontrollers 2017年 3月 27日
Application note Hercules AJSM Unlock (Rev. A) PDF | HTML 2016年 10月 19日
Application note How to Create a HALCoGen Based Project For CCS (Rev. B) 2016年 8月 9日
Application note Using the CRC Module on Hercules™-Based Microcontrollers 2016年 8月 4日
Functional safety information Functional Safety Audit: SafeTI Functional Safety Hardware Development (Rev. A) 2016年 4月 25日
Application note High Speed Serial Bus Using the MibSPIP Module on Hercules-Based MCUs 2016年 4月 22日
Functional safety information Safety Manual for TMS570LS31x/21x Hercules ARM-Based Safety Critical MCUs (Rev. D) 2016年 2月 18日
Functional safety information Enabling Functional Safety Using SafeTI Diagnostic Library 2015年 12月 18日
White paper Hercules™ MCU: Features Applicable to Use in High-Speed Rail 2015年 11月 2日
Application note Triggering ADC Using Internal Timer Events on Hercules MCUs 2015年 10月 19日
White paper Extending TI’s Hercules MCUs with the integrated flexible HET 2015年 9月 29日
Application note Continuous Monitor of the PLL Frequency With the DCC 2015年 7月 24日
Application note PWM Generation and Input Capture Using HALCoGen N2HET Module 2015年 6月 30日
Functional safety information Foundational Software for Functional Safety 2015年 5月 12日
Application note Sine Wave Generation Using PWM With Hercules N2HET and HTU 2015年 5月 12日
Application note Triangle/Trapezoid Wave Generation Using PWM With Hercules N2HET 2015年 5月 1日
Application note Nested Interrupts on Hercules ARM Cortex-R4/5-Based Microncontrollers 2015年 4月 23日
White paper Latch-Up White Paper PDF | HTML 2015年 4月 22日
Application note Interrupt and Exception Handling on Hercules ARM Cortex-R4/5-Based MCUs 2015年 4月 20日
Application note Monitoring PWM Using N2HET 2015年 4月 2日
Application note Hercules SCI With DMA 2015年 3月 22日
Certificate TÜV NORD Certificate for Functional Safety Software Development Process 2015年 2月 3日
Functional safety information Calculating Equivalent Power-on-Hours for Hercules Safety MCUs 2015年 1月 26日
Application note Limiting Clamp Currents on TMS470/TMS570 Digital and Analog Inputs (Rev. A) 2014年 12月 8日
Functional safety information Comp Cons: Mig from 570LS31x/21x or 570LS12x/11x to 570LS04/03x Safety MCUs (Rev. A) 2014年 9月 22日
Functional safety information TUV SUD ISO-13849 Safety Architecture Concept Study 2014年 7月 2日
More literature HaLCoGen Release Notes 2014年 6月 25日
Application note Compatibility Considerations: Migrating TMS570LS31x/21x to TMS570LS12x/11x (Rev. A) 2014年 2月 19日
Application note Interfacing TPS65381 With Hercules Microcontrollers (Rev. A) 2014年 2月 14日
User guide Trace Analyzer User's Guide (Rev. B) 2013年 11月 18日
Functional safety information IEC 60730 and UL 1998 Safety Standard Compliance Made Easier with TI Hercules 2013年 10月 3日
Application note CAN Bus Bootloader for TMS570LS31X MCU 2013年 9月 16日
Application note SPI Bootloader for Hercules TMS570LS31X MCU 2013年 9月 16日
Application note UART Bootloader for Hercules TMS570LS31X MCU 2013年 9月 16日
White paper Model-Based Tool Qualification of the TI C/C++ ARM® Compiler 2013年 6月 6日
Application note Initialization of Hercules ARM Cortex-R4F Microcontrollers (Rev. D) 2013年 5月 29日
Functional safety information Accelerating safety-certified motor control designs (Rev. A) 2012年 10月 4日
Application note Reduction of Power Consumption for TMS570LS3137 2012年 9月 17日
Application note Hercules Family Frequency Slewing to Reduce Voltage and Current Transients 2012年 7月 5日
Application note Basic PBIST Configuration and Influence on Current Consumption (Rev. C) 2012年 4月 12日
Application note Verification of Data Integrity Using CRC 2012年 2月 17日
Application note FlexRay Transfer Unit (FTU) Setup 2012年 1月 26日
Functional safety information Important ARM Ltd Application Notes for TI Hercules ARM Safety MCUs 2011年 11月 17日
Functional safety information Execution Time Measurement for Hercules ARM Safety MCUs (Rev. A) 2011年 11月 4日
Application note Compatibility Considerations: TMS570LS20x/10x to TMS570LS31x/21x (Rev. A) 2011年 10月 20日
Application note Use of All 1'’s and All 0's Valid in Flash EEPROM Emulation 2011年 9月 27日
Application note 3.3 V I/O Considerations for Hercules Safety MCUs (Rev. A) 2011年 9月 6日
Functional safety information ADC Source Impedance for Hercules ARM Safety MCUs (Rev. B) 2011年 9月 6日
Functional safety information Configuring a CAN Node on Hercules ARM Safety MCUs 2011年 9月 6日
Functional safety information Configuring the Hercules ARM Safety MCU SCI/LIN Module for UART Communication (Rev. A) 2011年 9月 6日
Functional safety information Leveraging the High-End Timer Transfer Unit on Hercules ARM Safety MCUs (Rev. A) 2011年 9月 6日
Functional safety information Hercules™ Microcontrollers: Real-time MCUs for safety-critical products 2011年 9月 2日
Application note ECC Handling in TMSx70-Based Microcontrollers 2011年 2月 23日
User guide TI ICEPick Module Type C Reference Guide Public Version 2011年 2月 17日
Application note NHET Getting Started (Rev. B) 2010年 8月 30日
Functional safety information Generating Operating System Tick Using RTI on a Hercules ARM Safety MCU 2010年 7月 13日
Functional safety information Usage of MPU Subregions on TI Hercules ARM Safety MCUs 2010年 3月 10日
User guide TI Assembly Language Tools Enhanced High-End Timer (NHET) Assembler User's Guide 2010年 3月 4日
White paper Discriminating between Soft Errors and Hard Errors in RAM White Paper 2008年 6月 4日

設計與開發

如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。

開發板

ALGO-3P-UISP1-TI — 適用於德州儀器裝置的 Algocraft μISP1 編程器

μISP 可以連接到主機 PC (內建 RS-232、USB、LAN 連接) 或獨立模式工作。

在單機模式下,只要按下「開始」按鈕或透過一些 TTL 控制線,就可以執行編程週期。

其緊湊的尺寸和多功能性可輕鬆整合到生產環境、手動和自動化程序中。

從:Algocraft
偵錯探測器

TMDSEMU200-U — XDS200 USB 偵錯探測器

XDS200 是為 TI 嵌入式裝置偵錯的偵錯探測器(模擬器)。對於大多數裝置,建議使用較新、成本較低的 XDS110 (www.ti.com/tool/TMDSEMU110-U)。XDS200 支援單一 Pod 中廣泛的標準(IEEE1149.1、IEEE1149.7、SWD)。所有 XDS 偵錯探針在所有配備嵌入式追蹤緩衝器 (ETB) 的 Arm® 與 DSP 處理器中均支援核心與系統追蹤。

XDS200 透過 TI 20 接腳連接器(配備適用 TI 14 接腳、Arm Cortex® 10 接腳和 Arm 20 接腳的多重轉接器)連接到目標電路板,並透過 USB2.0 高速 (...)

TI.com 無法提供
偵錯探測器

TMDSEMU560V2STM-U — XDS560v2 System Trace USB 偵錯探測器

XDS560v2 是 XDS560™ 偵錯探測器系列的最高性能表現,支援傳統 JTAG 標準 (IEEE1149.1) 和 cJTAG (IEEE1149.7)。請注意,序列線偵錯 (SWD) 不受支援。

所有 XDS 偵錯探測器均支援所有具有嵌入式追踪緩衝區 (ETB) 的 ARM 和 DSP 處理器中的核心和系統追蹤功能。對於針腳追蹤則需要 XDS560v2 PRO TRACE

XDS560v2 透過 MIPI HSPT 60 針腳接頭 (具有用於 TI 14 針腳、TI 20 針腳和 ARM 20 針腳的多轉接器) 連接到目標電路板,並透過 USB2.0 高速 (480Mbps) (...)

TI.com 無法提供
偵錯探測器

TMDSEMU560V2STM-UE — XDS560v2 System Trace USB 與乙太網路偵錯探測器

The XDS560v2 is the highest performance of the XDS560™ family of debug probes and supports both the traditional JTAG standard (IEEE1149.1) and cJTAG (IEEE1149.7). Note that it does not support serial wire debug (SWD).

All XDS debug probes support Core and System Trace in all ARM and DSP processors (...)

TI.com 無法提供
偵錯探測器

LB-3P-TRACE32-ARM — 適用於 Arm® 架構微控制器和處理器的 Lauterbach TRACE32® 偵錯和追蹤系統

Lauterbach 的 TRACE32® 工具是一套先進的軟硬體元件,可讓開發人員分析、最佳化及認證各種 Arm® 架構微控制器和處理器。全球知名的嵌入式系統和 SoC 偵錯和追蹤解決方案是完美的解決方案,適用於從早期的矽前 (pre-silicon) 開發,到產品認證和現場故障排除等所有開發階段。Lauterbach 工具的直覺模組化設計為工程師提供現今最高的可用性能,以及可隨需求變化而調整和成長的系統。藉由 TRACE32® 偵錯器,開發人員也可透過單一偵錯介面,同時偵錯和控制 SoC 中的任何 C28x/C29x/C6x/C7x DSP 核心及所有其他 Arm (...)

偵錯探測器

TSK-3P-BLUEBOX — TASKING BlueBox hardware debugger

TASKING’s Debug, Trace, and Test tools offer comprehensive solutions for efficient debugging, tracing, and testing of TI's embedded systems. The scalable TASKING BlueBox debuggers allow users to easily flash, debug, and test across TI's portfolio. Development on TI hardware is made even easier with (...)

開發套件

TMDS570LS31HDK — Hercules TMS570LS31x/21x 開發套件

The TMS570LS31 Hercules™ Development Kit is based on the IEC 61508 SIL 3 and ISO 26262 ASIL D certified TMS570LS3137 and is ideal for getting started on development with TMS570LS31x/21x series of the Hercules TMS570 microcontroller family. The development board features RJ45 10/100 Ethernet, two (...)

使用指南: PDF
TI.com 無法提供
硬體程式設計工具

ALGO-3P-WRITENOW — Algocraft WriteNow!程式設計工具

WriteNow! 系統內編程器系列是可編程產業的一大突破。此編程器支援多家製造商的眾多裝置 (例如微控制器、記憶體、CPLD 與其他可編程裝置)。其尺寸精巧,便於整合至 ATE 與固定裝置。編程器可單機運作,或透過內建的 RS-232、LAN 與 USB 連接埠與主機電腦連線,並隨附操作簡易的工具軟體。

從:Algocraft
驅動程式或資料庫

HERCULES-DSPLIB Hercules Safety MCU Cortex-R4 CMSIS DSP Library (v1.0.0)

TI's Cortex-R4 DSP library conforms to ARM’s Cortex Microcontroller Software Interface Standard (CMSIS), a standardized hardware abstraction layer for the Cortex processor series. The CMSIS-DSP library includes 60+ functions covering vector operations, matrix computing, complex arithmetic, filter (...)
支援產品和硬體

支援產品和硬體

驅動程式或資料庫

SAFETI_DIAG_LIB Hercules SafeTI Diagnostic Library (v2.4.0)

The Hercules SafeTI™ Diagnostic Library is a collection of software functions and response handlers for various safety features of the Hercules Safety MCUs. The Hercules SafeTI Diagnostic Library runs in the context of the caller's protection environment and all responses are handled in the (...)

支援產品和硬體

支援產品和硬體

IDE、配置、編譯器或偵錯程式

CCSTUDIO Code Composer Studio™ integrated development environment (IDE)

Code Composer Studio is an integrated development environment (IDE) for TI's microcontrollers and processors. It is comprised of a rich suite of tools used to build, debug, analyze and optimize embedded applications. Code Composer Studio is available across Windows®, Linux® and macOS® platforms.

(...)

支援產品和硬體

支援產品和硬體

啟動 下載選項
IDE、配置、編譯器或偵錯程式

HALCOGEN HAL Code Generator Tool - TMS570 (v4.07.01)

HALCoGen allows users to generate hardware abstraction layer device drivers for Hercules™ microcontrollers. HALCoGen provides a graphical user interface that allows the user to configure peripherals, interrupts, clocks, and other Hercules microcontroller parameters. Once the Hercules device (...)

支援產品和硬體

支援產品和硬體

IDE、配置、編譯器或偵錯程式

HET_IDE — 高階計時器 (HET)

The High-End Timer (HET) is a programmable timer co-processor available on TI’s high-performance Hercules Microcontrollers. The HET enables sophisticated timing functions for real-time control applications. Programming the HET provides an alternate approach to the use of costly FPGAs or ASICs which (...)
使用指南: PDF
IDE、配置、編譯器或偵錯程式

SAFETI-HERCULES-DIAG-LIB-CSP — 適用於 Hercules Diagnostic Library 的 SafeTI 合規性支援套件

The SafeTI Hercules Diagnostic Library Compliance Support Package (CSP) was developed to provide the necessary documentation and reports to assist customers using the SafeTI Hercules Diagnostic Library to comply with functional safety standards such as IEC 61508 and ISO 26262.
IDE、配置、編譯器或偵錯程式

SAFETI_CQKIT — 安全編譯器資格套件

開發安全編譯器資格認證套件是為了協助客戶對 TI ARM、C6000、C7000 或 C2000/CLA C/C++ 編譯器的使用進行認證,以確保符合功能安全標準,如 IEC 61508 和 ISO 26262。

安全編譯器資格認證套件:

  • 對 TI 客戶免費
  • 不需要使用者進行資格測試
  • 支援編譯器覆蓋範圍分析*
    • * 覆蓋範圍資料收集的說明可從每個 QKIT 下載頁面下載。
  • 不包括 Validas 諮詢

如需存取安全編譯器資格認證套件,請按一下上面其中一個索取按鈕。

如需進一步了解功能安全產品,請造訪 (...)

作業系統 (OS)

WHIS-3P-OPENRTOS — 適用於 FreeRTOS 的 WITTENSTEIN OPENRTOS 商用授權

OPENRTOS® 提供 FreeRTOS™ 的商用授權,涵蓋 FreeRTOS
核心,以及在需要時包含於 Amazon FreeRTOS 中的額外軟體函式庫。該
FreeRTOS 核心是一套極為成功、精簡且高效的嵌入式即時作業
系統。我們獨特的方法確保專業軟體開發具備最大的彈性。
Amazon FreeRTOS 現已依據 MIT 授權條款釋出,完全免費下載使用。 WHIS
同步以 OPENRTOS® 名義發布 FreeRTOS 的更新與移植版本,提供完整的商用
支援與授權。

OPENRTOS® 以原始碼形式提供,採用簡單的永久授權方式,無需支付執行時費用或
(...)
作業系統 (OS)

WHIS-3P-SAFERTOS — WITTENSTEIN SAFERTOS 預先認證的安全 RTOS

SAFERTOS® 是專為嵌入式處理器設計的獨特即時作業系統。經 TÜV SÜD 預先認證,符合 IEC 61508 SIL3 與 ISO 26262 ASILD 標準。SAFERTOS® 是由 WHIS 專家團隊專為安全而打造,適用於全球重要安全應用。WHIS 與德州儀器的合作已經超過十年。在此期間,WHIS 已將 SAFERTOS® 移植至各種 TI 處理器,支援所有熱門核心,並可依要求提供其他架構。SAFERTOS® 專為您的特定處理器/編譯器組合量身打造,隨附完整的原始程式碼與設計保證包,可完全一目了然整個設計生命週期。許多 WHIS 客戶開始使用 FreeRTOS (...)
軟體程式設計工具

UNIFLASH UniFlash for most TI microcontrollers (MCUs) and mmWave sensors

UniFlash is a software tool for programming on-chip flash on TI microcontrollers and wireless connectivity devices and on-board flash for TI processors. UniFlash provides both graphical and command-line interfaces.

UniFlash can be run from the cloud on the TI Developer Zone or downloaded and used (...)

支援產品和硬體

支援產品和硬體

啟動 下載選項
支援軟體

HERCULES-F021FLASHAPI F021 Flash API - Software (v02.01.01)

The F021 Flash Application Programming Interface (API) provides a software library of functions to program, erase, and verify F021 on-chip Flash memory. These functions must be used when creating Flash bootloaders or other programming utilities for F021 Flash based microcontrollers. The Hercules (...)

支援產品和硬體

支援產品和硬體

支援軟體

HERCULES_SAFETY_MCU_DEMOS Hercules Software Kit (v4.0.0)

The Hercules Safety MCU Demos are designed to highlight key safety, data acquisition and control features of the Hercules platform of microcontrollers. The demos are designed to be run on a PC in conjunction with either a Hercules USB Development Sick or a Hercules Development Kit (HDK).
支援產品和硬體

支援產品和硬體

支援軟體

NHET-ASSEMBLER TMS570 NHET Assembler Software (v2.0.1)

TI's Enhanced High-End Timer (NHET) module provides sophisticated timing functions for real-time control applications.

The NHET Assembler translates programs written in the NHET assembly language into multiple output formats for use in code-generation tools such as TI's Code Composer Studio.

支援產品和硬體

支援產品和硬體

支援軟體

NOWECC TMS570 nowECC v2.22.00

The Hercules microcontroller family contains as part of the embedded flash module a circuit that provides, the capability to detect and correct memory faults. This Single bit Error Correction and Double bit Error Detection circuit (SECDED) needs 8 Error correction check bits for every 64 bit of (...)
支援產品和硬體

支援產品和硬體

支援軟體

VCTR-3P-MICROSAR — 適用於微控制器和高性能電腦 (HPC) 的 Vector MICROSAR AUTOSAR 軟體

MICROSAR 與 DaVinci 產品系列透過適用於微控制器與 HPC 的精密嵌入式軟體和強大開發工具,簡化 ECU 開發。有了先進的基礎架構軟體,您即可為 ECU 建立最佳基礎,並利用相關工具簡化所有相關開發作業。MICROSAR 嵌入式軟體是根據 AUTOSAR 經典和適應性等相關標準所開發。軟體也適合符合最高 ASIL D 之 ISO 26262 標準的安全相關應用。此外,智慧網路安全功能可保護控制單元免受未經授權的存取和竄改。Vector 涵蓋所有汽車與其他工業應用的使用案例。對於配備高性能電腦的軟體定義車輛 (SDV),其可提供現代車輛作業系統,以做為開放式模組化軟體生態系統。
模擬型號

TMS570LS21x ZWT BSDL Model (Rev. A)

SPNM021A.ZIP (11 KB) - BSDL Model
模擬型號

TMS570LS21x5 PGE BSDL Model (Rev. A)

SPNM020A.ZIP (11 KB) - BSDL Model
計算工具

FMZPLL_CALCULATOR — FMzPLL 配置工具

The FMzPLL Calculator assists a user with the configuration of the FMzPLL on TMS570 microcontrollers. It allows the user to input:
  • OSCIN speed
  • multiplier setting
  • divider settings
  • frequency modulation settings
  • PLL/OSC fail options
Once the user has configured the desired options, the calculator displays (...)
封裝 針腳 CAD 符號、佔位空間與 3D 模型
LQFP (PGE) 144 Ultra Librarian

訂購與品質

內含資訊:
  • RoHS
  • REACH
  • 產品標記
  • 鉛塗層/球物料
  • MSL 等級/回焊峰值
  • MTBF/FIT 估算值
  • 材料內容
  • 認證摘要
  • 進行中的可靠性監測
內含資訊:
  • 晶圓廠位置
  • 組裝地點

建議產品可能具有與此 TI 產品相關的參數、評估模組或參考設計。

支援與培訓

內含 TI 工程師技術支援的 TI E2E™ 論壇

內容係由 TI 和社群貢獻者依「現狀」提供,且不構成 TI 規範。檢視使用條款

若有關於品質、封裝或訂購 TI 產品的問題,請參閱 TI 支援。​​​​​​​​​​​​​​

影片