SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
RMII interface clock RMII_50MHZ_CLK frequency is:
MCU_RMII1_REF_CLK device pin or internal RGMII_MHZ_50_CLK clock (default clock) can be selected through CTRLMMR_MCU_ENET_CLKSEL[0] RMII_CLK_SEL and one of these clocks can be used as the clock source for RMII interface. For more details on RMII clocking, please see MCU_CPSW0 Integration
CTRLMMR_MCU_CLKOUT0_CTRL[4] CLK_EN and CTRLMMR_MCU_CLKOUT0_CTRL[0] CLK_SEL bits are used to enable and select the clock source for MCU_CLKOUT0 device pin.