SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Not all timer inputs and outputs are pinned out of the device. Through the timer I/O muxing registers the inputs and outputs of the MAIN domain timers can be made available on the TIMER_IO[7:0] device pads.
Each timer input can be configured to be driven by one of the TIMER_IO[7:0] pads through the corresponding bits in the CTRLMMR_TIMER0_CTRL to CTRLMMR_TIMER19_CTRL registers. Each of the TIMER_IO[7:0] pads can be configured to be driven by any of the timer outputs through the corresponding bits in the CTRLMMR_TIMERIO0_CTRL to CTRLMMR_TIMERIO7_CTRL registers. Figure 5-5 shows the TIMER I/O multiplexing scheme for the MAIN domain.
Figure 5-5 MAIN Domain TIMER I/O Multiplexing SchemeFor more information about each timer, see Timers.