Revision
History
Changes from March 8, 2022 to December 31, 2024 (from Revision C (March 2022) to Revision D (December 2024))
- Updated Note in Introduction section.Go
- Updated Device JTAG ID table.Go
- Updated Quality of Service (QoS) section.Go
- Updated ISC Config Registers per Region diagramGo
- Added xSPI Boot Configuration Fields table.Go
- Added eMMC Flash section.Go
- Updated X.509 Certificate information from 'Optional.'Go
- Updated PRU_ICSSG Control Registers table.Go
- Power: Added Power Management Unit section with overview of the contents of the Power Management UnitGo
- Power: Added filtering for AM263/PxGo
- Power: Added further detail surrounding connections with the 1.8V LDO.Go
- Add POK TypesGo
- Updated POKs in POR Module Programming image.Go
- Removed Note.Go
- Updated VTM Features.Go
- Updated Internal RC Oscillator section.Go
- Updated MAIN Domain PLLs Integration - Part 1
diagram.Go
- Updated PLLs in MAIN Domain section.Go
- Updated Master Interfaces section.Go
- Added R5FSS Interrupts section.Go
- Updated Spinlock Software Reset section.Go
- removed unnecessary text from diagramGo
- Added detail to main spinlock operationsGo
- Removed unnecessary text in diagramGo
- Updated DDRSS Not Supported Features sectionGo
- Updated Inline ECC for SDRAM Data section.Go
- Added Note to DDR Controller Functional Description
section.Go
- Added Note to BIST Engine section.Go
- Updated PI Functional Description section.Go
- Added RAT Clocks and Resets and RAT Hardware Requests
tables.Go
- Updated WKUP_DMSC0 Interrupt MapGo
- Updated MCU_R5FSS0_CORE0 Interrupt MapGo
- Updated MCU_R5FSS0_CORE1 Interrupt MapGo
- Updated GIC500 SPI Interrupt MapGo
- Updated R5FSS0_INTRTR0 Interrupt MapGo
- Updated R5FSS1_INTRTR0 Interrupt MapGo
- Update
CPTS_TS_COMP_LEN_REG from 24 to 32
bits.Go
- Update CPTS_TS_COMP_LEN_REG from
24 to 32 bits.Go
- [Trigger
Configuration (per Bit)] Clarify configuration of GPIO interrupt
generation.Go
- [Trigger
Configuration (per Bit)] updated method to return the value of the FAL_TRIG register. User
can read SET_FAL_TRIG or CLR_FAL_TRIG registers to obtain FAL_TRIG value (rather
than SET_FAL_TRIG and CLR_FAL_TRIG). Go
- Added HS Mode entry to Features section.Go
- Removed HS Mode footnote from I2C Register Values for Maximum I2C Bit
Rates in I2C F/S, I2C HS Modes table.Go
- Updated Figure MCSPI Overview. Moved and Renamed Figures MCSPI3/4 Connectivity Details to New Subsection MCSPI Internal ConnectivityGo
- [MCSPI Protocol and Data Format] Added CLKG bit field information to
Programmable MCSPI Clock bullet point.Go
- [Peripheral Receive-Only Mode] Added clarification to definition of
full-duplex mode (requires 2 serial data lines).Go
- Renamed master words with "controller" and slave words with
"peripheral" in complete UART chapter.Go
- Added note to UART Frame
Data Format diagram.Go
- [SIR Free-Format Mode] Added additional information per design
feedback.Go
- [SIP Generation] add additional information for SIP_MODE registers
bit setting.Go
- [UART Interrupts]
added additional register bit information for
001100 row in UART Mode Interrupts
table.Go
- [Wake-Up Interrupt]
modified topic to include conditions for wake-up
interrupt.Go
- [Transmit FIFO Trigger] changed register naming to align with RA. Updated
note to correct register bits.Go
- [Receive FIFO
Trigger] changed register naming to align with RA.
Updated note to correct register
bits.Go
- [FIFO DMA Mode Operation] Updated register naming to match
RA.Go
- [Multi-drop Parity Mode with Address Match] added line at end of
topic detailing supported and unsupported modes.Go
- [Time-guard] added details related to other modes.Go
- Make corrections to VLAN_UnawareGo
- Update bit from
CTL_EN to EXT_ENGo
- Update bit from CTL_EN to
EXT_ENGo
- Update Encoder/Decoder 3 Data to 103:78Go
- Update Event FIFO depth from 10 to 32.Go
- Updated LTSSM State Encoding tableGo
- Updated PMA bullets in 2-L SerDes Features section.Go
- Updated PMA bullets in 4-L SerDes Features section.Go
- Updated OSPI DMA bullet in FSS Not Supported
FeaturesGo
- Changed OTFA references to OTFE.Go
- Remove misleading statement: Supports dual Quad-SPI mode for fast
boot applications.Go
- Added the requirement of RESET_OUT[1:0] signals when OSPI flash
memory is used for Boot.Go
- Maximum bytes supported by STIG is 16.Go
- Added eMMC PHY BIST sectionGo
- Updated UFS Features section.Go
- Removed UFS Encryption/Decryption Support section.Go
- (RTI Digital Watchdog): Added note that this feature is only available for
the WWDT defined modules.Go
- (RTI Digital Windowed Watchdog): Fixed error in RTI Digital Windowed
Watchdog Operation Block Diagram.Go
- [PSA Signature Register] added CRC polynomial equations for all
supported CRC polynomialsGo