SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Figure 1-1 shows the integration of the PDMA modules in the device MCU domain.
Figure 10-36 MCU Domain PDMA IntegrationTable 10-170 through summarize the integration of PDMA modules in the device MCU domain.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| MCU_PDMA0 (MCU_PDMA_MISC_G0) | WKUP_PSC0 | PD0 | LPSC0 | MCU_CBASS0 |
| MCU_PDMA1 (MCU_PDMA_MISC_G1) | WKUP_PSC0 | PD0 | LPSC0 | MCU_CBASS0 |
| MCU_PDMA2 (MCU_PDMA_MISC_G2) | WKUP_PSC0 | PD0 | LPSC0 | MCU_CBASS0 |
| MCU_PDMA3 (MCU_PDMA_ADC) | WKUP_PSC0 | PD0 | LPSC0 | MCU_CBASS0 |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| MCU_PDMA0 | MCU_PDMA0_FICLK | MCU_SYSCLK0/3 | WKUP_PLLCTRL0 | MCU_PDMA0 functional and interface clock |
| MCU_PDMA1 | MCU_PDMA1_FICLK | MCU_SYSCLK0/3 | WKUP_PLLCTRL0 | MCU_PDMA1 functional and interface clock |
| MCU_PDMA2 | MCU_PDMA2_FICLK | MCU_SYSCLK0/3 | WKUP_PLLCTRL0 | MCU_PDMA2 functional and interface clock |
| MCU_PDMA3 | MCU_PDMA3_FICLK | MCU_SYSCLK0/6 | WKUP_PLLCTRL0 | MCU_PDMA3 functional and interface clock |
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| MCU_PDMA0 | MCU_PDMA0_RST | MOD_G_RST | LPSC0 | MCU_PDMA0 hardware reset |
| MCU_PDMA1 | MCU_PDMA1_RST | MOD_G_RST | LPSC0 | MCU_PDMA1 hardware reset |
| MCU_PDMA2 | MCU_PDMA2_RST | MOD_G_RST | LPSC0 | MCU_PDMA2 hardware reset |
| MCU_PDMA3 | MCU_PDMA3_RST | MOD_G_RST | LPSC0 | MCU_PDMA3 hardware reset |