The PSILSS is a PSI-L compliant hardware switch that makes the connection between PSI-L master and slave endpoints. The SoC implements the following PSILSS instances:
- PDMA_USART_PSILSS0
- [3:1]
switch
- Master endpoint: NAVSS0
- Slave endpoints: PDMA_USART_G0, PDMA_USART_G1 and PDMA_USART_G2
- PDMA_MISC_PSILSS0
- [4:1] switch
- Master endpoint:
NAVSS0
- Slave endpoints: PDMA_MISC_G0, PDMA_MISC_G1, PDMA_MISC_G2 and PDMA_MISC_G3
- PDMA_DEBUG_PSILSS0
- [2:1] switch
- Master endpoint: NAVSS0
- Slave endpoints: PDMA_DEBUG_CCMCU and PDMA_DEBUG_C66
- PDMA_AASRC_PSILSS0
- [2:1] switch
- Master endpoint:
NAVSS0
- Slave endpoints: PDMA_AASRC and PDMA_MCASP_G0
- CSI_PSILSS0
- [3:1]
switch
- Master endpoint: NAVSS0
- Slave endpoints: CSI_TX_IF0, CSI_RX_IF0 and CSI_RX_IF1
Table 10-160 PSILSS Modules Allocation within Device Domains| PSILSS Instance | Domain |
|---|
| WKUP | MCU | MAIN |
|---|
| PDMA_USART_PSILSS0 | – | – | ✓ |
| PDMA_MISC_PSILSS0 | – | – | ✓ |
| PDMA_DEBUG_PSILSS0 | – | – | ✓ |
| PDMA_AASRC_PSILSS0 | – | – | ✓ |
| CSI_PSILSS0 | – | – | ✓ |