SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Figure 10-26 shows the architecture of the CPTS module.
The CPTS module is used to facilitate host control of time sync operations. The CPTS collects time sync events and then presents them to the host for processing. The types of time sync events are as follows:
The reference clock used for the time stamp (RCLK) can be derived from several sources.
Figure 11-3 CPTS Block DiagramSee CPTS Integration for CPTS integration in the NAVSS0.
This section describes the CPTS in the main Navigator subsystem (NAVSS0). For CPTS in PCIe integration, please see PCIe Subsystem Precision Time Measurement (PTM) in Peripheral Component Interconnect Express (PCIe) Subsystem.
For CPTS in CPSW integration, please refer to in Gigabit Ethernet Switch (CPSW).