SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
This section describes the VPAC integration in the device MAIN domain, including information about clocks, resets, and hardware requests.
There is one VPAC subystem integrated in the device MAIN domain - VPAC0. Figure 6-46 shows the integration of VPAC.
Figure 6-46 VPAC
IntegrationTable 12-408 through Table 6-157 summarize the integration of VPAC in the device MAIN domain.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| VPAC0 | PSC0 | PD29 | LPSC106 | CBASS0 NAVSS0_CBASS NAVSS0_PSI_L SEC_CBASS0 |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| VPAC0 | VPAC0_MAIN_CLK | MAIN_PLL25_HSDIV1_CLKOUT | PLL25_HSDIV1 | VPAC0 main functional clock. |
| VPAC0_VISS0_CLK | VPAC0 VISS0 functional clock. | |||
| VPAC0_LDC0_CLK | VPAC0 LDC0 functional clock. | |||
| VPAC0_MSC_CLK | VPAC0 MSC functional clock. | |||
| VPAC0_NF_CLK | VPAC0 NF functional clock. | |||
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| VPAC0 | VPAC0_MAIN_POR_RST | MOD_POR_RST | LPSC106 | VPAC0 POR reset |
| VPAC0_MAIN_RST | MOD_G_RST | VPAC0 main reset | ||
| VPAC0_VISS0_RST | VPAC0 VISS0 reset | |||
| VPAC0_LDC0_RST | VPAC0 LDC0 reset | |||
| VPAC0_MSC_RST | VPAC0 MSC reset | |||
| VPAC0_NF_RST | VPAC0 NF reset | |||
The VPAC and DMPAC clocks are derived from the same PLL and as a result, the following maximum clock frequency restrictions apply:
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| VPAC0 | VPAC0_INTD_0_SYSTEM_INTR_LEVEL_[0:5] | GIC500_SPI_IN_[200:205] | COMPUTE_CLUSTER0 | VPAC0 interrupts | Level |
| C66SS0_INTRTR0_IN_[268:273] | C66SS0_INTRTR0 | Level | |||
| C66SS1_INTRTR0_IN_[268:273] | C66SS1_INTRTR0 | Level | |||
| MAIN2MCU_LVL_INTRTR0_IN_[270:275] | MAIN2MCU_LVL_INTRTR0 | Level | |||
| R5FSS0_CORE0_INTR_IN_[34:39] | R5FSS0_CORE0 | Level | |||
| R5FSS0_CORE1_INTR_IN_[34:39] | R5FSS0_CORE1 | Level | |||
| R5FSS1_CORE0_INTR_IN_[34:39] | R5FSS1_CORE0 | Level | |||
| R5FSS1_CORE1_INTR_IN_[34:39] | R5FSS1_CORE1 | Level | |||
| VPAC0_ECC_AGGR_0_ECC_CORRECTED_ERR_LEVEL_0 | ESM_LVL_IN_220 | ESM0 | VPAC0 subsystem (UTC memory) ECC Aggregator correctable interrupt | Level | |
| VPAC0_ECC_AGGR_0_ECC_UNCORRECTED_ERR_LEVEL_0 | ESM_LVL_IN_221 | VPAC0 subsystem (UTC memory) ECC Aggregator uncorrectable interrupt | Level | ||
| VPAC0_VISS_0_CORR_LEVEL_INTR_0 | ESM_LVL_IN_222 | VPAC0 VISS0 ECC Aggregator correctable interrupt | Level | ||
| VPAC0_VISS_0_UNCORR_LEVEL_INTR_0 | ESM_LVL_IN_223 | VPAC0 VISS0 ECC Aggregator uncorrectable interrupt | Level | ||
| VPAC0_LDC_0_CORR_LEVEL_INTR_0 | ESM_LVL_IN_226 | VPAC0 LDC0 ECC Aggregator correctable interrupt | Level | ||
| VPAC0_LDC_0_UNCORR_LEVEL_INTR_0 | ESM_LVL_IN_227 | VPAC0 LDC0 ECC Aggregator uncorrectable interrupt | Level | ||
| VPAC0_VPAC_SCRM_INTR | SEC_IN_42 | WKUP_DMSC0 | VPAC0 SCRM (SL2) firewall exception pending interrupt | - | |
| VPAC0_VPAC_SCRP_INTR | SEC_IN_43 | VPAC0 SCRP firewall exception pending interrupt | - | ||