SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Not all timer inputs and outputs are pinned out of the device. Through the MCU timer I/O muxing registers the inputs and outputs of the MCU domain timers can be made available on the MCU_TIMER_IO[9:0] device pads.
Each timer input can be configured to be driven by one of the MCU_TIMER_IO[9:0] pads through the corresponding bits in the CTRLMMR_MCU_TIMER0_CTRL to CTRLMMR_MCU_TIMER9_CTRL registers. Each of the MCU_TIMER_IO[9:0] pads can be configured to be driven by any of the timer outputs through the corresponding bits in the CTRLMMR_MCU_TIMERIO0_CTRL to CTRLMMR_MCU_TIMERIO9_CTRL registers. Figure 5-3 shows the TIMER I/O multiplexing scheme for the MCU domain.
Figure 5-3 MCU Domain TIMER I/O Multiplexing SchemeFor more information about each timer, see Timers.