Each PAT supports the following features:
- Implements a VBUSM retiming bridge with page based address translation
- Supports a number of pages (see Table 8-40), each occupying a programmable 4-KB, 16-KB, 64-KB, or 1-MB of address space
- Supports a 48-bit output address size
- Allows fast programming of the table, or fast generic SRAM access when the table is disabled
- Supports transaction id reassignment
- Supports isolation of registers by placing every 256 pages worth of control registers in their own 4-KB MMU page.