SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Table 10-112 shows the UDMASS Interrupt Aggregator 0 parameters set during design time.
| Module Instance | Parameters | ||||
| VINTR(1) | SEVI(2) | GEVI(3) | LEVI(4) | MEVI(5) | |
| MCU_NAVSS0_UDMASS_INTR_AGGR0 | 256 | 1536 | 256 | 12 (4 + 8 external) | 128 |
4 local (LEVI) pulse interrupts are from the MCRC0 module.
If EVENT_PEND_INTR[3:0] needs to be converted to level interrupts, then UDMASS_INTR_AGGR0 can be used to generate events to the PSILSS. PSILSS would route events back to the interrupt aggregator to be turned into level output interrupts.
For Interrupt Aggregator functional description, see Section 10.2.7, Interrupt Aggregator.