SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
SerDeses provide PHY functions for the following high-speed interfaces:
Table 12-282 describes the interface combinations supported by SERDES4.
| CTRLMMR_SERDES4_LN0_CTRL [1:0] | CTRLMMR_SERDES4_LN1_CTRL [1:0] | CTRLMMR_SERDES4_LN2_CTRL [1:0] | CTRLMMR_SERDES4_LN3_CTRL [1:0] | ||||
|---|---|---|---|---|---|---|---|
| LANE_FUNC_SEL | Interface on Lane 0 | LANE_FUNC_SEL | Interface on Lane 1 | LANE_FUNC_SEL | Interface on Lane 2 | LANE_FUNC_SEL | Interface on Lane 3 |
| 0x0 | eDP Lane 0 | 0x0 | eDP Lane 1 | 0x0 | eDP Lane 2 | 0x0 | eDP Lane 3 |
| 0x1 | - | 0x1 | - | 0x1 | - | 0x1 | - |
| 0x2 | SGMII Lane 5 | 0x2 | SGMII Lane 6 | 0x2 | SGMII Lane 7 | 0x2 | SGMII Lane 8 |
| 0x3 | - | 0x3 | - | 0x3 | - | 0x3 | - |