SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
| Interrupt Input Line | Interrupt ID | Interrupt Name |
|---|---|---|
| ESM0_LVL_IN_0 | 0 | PLLFRAC2_SSMOD0_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_1 | 1 | PLLFRAC2_SSMOD1_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_2 | 2 | PLLFRAC2_SSMOD2_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_3 | 3 | PLLFRAC2_SSMOD3_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_4 | 4 | PLLFRAC2_SSMOD4_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_5 | 5 | PLLFRAC2_SSMOD5_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_6 | 6 | PLLFRAC2_SSMOD6_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_7 | 7 | PLLFRAC2_SSMOD7_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_8 | 8 | PLLFRAC2_SSMOD8_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_12 | 12 | PLLFRACF_SSMOD12_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_13 | 13 | PLLFRAC2_SSMOD13_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_14 | 14 | PLLFRAC2_SSMOD14_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_15 | 15 | PLLFRAC2_SSMOD15_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_16 | 16 | PLLFRAC2_SSMOD16_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_17 | 17 | PLLFRAC2_SSMOD17_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_18 | 18 | PLLFRAC2_SSMOD18_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_19 | 19 | PLLFRAC2_SSMOD19_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_23 | 23 | PLLFRAC2_SSMOD23_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_24 | 24 | PLLDESKEW24_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_25 | 25 | PLLFRAC2_SSMOD25_LOCKLOSS_IPCFG_0 |
| ESM0_LVL_IN_32 | 32 | DDR0_DDRSS_CONTROLLER_GLOBAL_ERROR_NONFATAL_0 |
| ESM0_LVL_IN_33 | 33 | DDR0_DDRSS_CONTROLLER_GLOBAL_ERROR_FATAL_0 |
| ESM0_LVL_IN_34 | 34 | DDR0_DDRSS_HS_PHY_GLOBAL_ERROR_0 |
| ESM0_LVL_IN_40 | 40 | A72SS0_CORE0_INTERRIRQ_0 |
| ESM0_LVL_IN_41 | 41 | A72SS0_CORE0_EXTERRIRQ_0 |
| ESM0_LVL_IN_48 | 48 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_0 |
| ESM0_LVL_IN_49 | 49 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_1 |
| ESM0_LVL_IN_50 | 50 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_2 |
| ESM0_LVL_IN_51 | 51 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_3 |
| ESM0_LVL_IN_52 | 52 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_4 |
| ESM0_LVL_IN_53 | 53 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_5 |
| ESM0_LVL_IN_54 | 54 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_6 |
| ESM0_LVL_IN_55 | 55 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_7 |
| ESM0_LVL_IN_56 | 56 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_8 |
| ESM0_LVL_IN_57 | 57 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_9 |
| ESM0_LVL_IN_58 | 58 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_10 |
| ESM0_LVL_IN_59 | 59 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_11 |
| ESM0_LVL_IN_60 | 60 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_12 |
| ESM0_LVL_IN_61 | 61 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_13 |
| ESM0_LVL_IN_62 | 62 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_14 |
| ESM0_LVL_IN_63 | 63 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_15 |
| ESM0_LVL_IN_64 | 64 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_16 |
| ESM0_LVL_IN_65 | 65 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_17 |
| ESM0_LVL_IN_66 | 66 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_18 |
| ESM0_LVL_IN_67 | 67 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_19 |
| ESM0_LVL_IN_68 | 68 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_20 |
| ESM0_LVL_IN_69 | 69 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_39 |
| ESM0_LVL_IN_70 | 70 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_40 |
| ESM0_LVL_IN_71 | 71 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_41 |
| ESM0_LVL_IN_72 | 72 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_46 |
| ESM0_LVL_IN_73 | 73 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_47 |
| ESM0_LVL_IN_74 | 74 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_48 |
| ESM0_LVL_IN_75 | 75 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_62 |
| ESM0_LVL_IN_76 | 76 | COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_63 |
| ESM0_LVL_IN_94 | 94 | UFS0_UFS_INTR_NONFATAL_0 |
| ESM0_LVL_IN_95 | 95 | UFS0_UFS_INTR_FATAL_0 |
| ESM0_LVL_IN_96 | 96 | UFS0_HCLK_ECC_CORR_LVL_0 |
| ESM0_LVL_IN_97 | 97 | UFS0_HCLK_ECC_UNCORR_LVL_0 |
| ESM0_LVL_IN_104 | 104 | DCC0_INTR_ERR_LEVEL_0 |
| ESM0_LVL_IN_105 | 105 | DCC1_INTR_ERR_LEVEL_0 |
| ESM0_LVL_IN_106 | 106 | DCC2_INTR_ERR_LEVEL_0 |
| ESM0_LVL_IN_107 | 107 | DCC3_INTR_ERR_LEVEL_0 |
| ESM0_LVL_IN_108 | 108 | DCC4_INTR_ERR_LEVEL_0 |
| ESM0_LVL_IN_109 | 109 | DCC5_INTR_ERR_LEVEL_0 |
| ESM0_LVL_IN_110 | 110 | DCC6_INTR_ERR_LEVEL_0 |
| ESM0_LVL_IN_111 | 111 | DCC7_INTR_ERR_LEVEL_0 |
| ESM0_LVL_IN_112 | 112 | DCC8_INTR_ERR_LEVEL_0 |
| ESM0_LVL_IN_113 | 113 | DCC9_INTR_ERR_LEVEL_0 |
| ESM0_LVL_IN_114 | 114 | DCC10_INTR_ERR_LEVEL_0 |
| ESM0_LVL_IN_115 | 115 | DCC11_INTR_ERR_LEVEL_0 |
| ESM0_LVL_IN_116 | 116 | DCC12_INTR_ERR_LEVEL_0 |
| ESM0_LVL_IN_120 | 120 | PDMA5_ECC_SEC_PEND_0 |
| ESM0_LVL_IN_121 | 121 | PDMA5_ECC_DED_PEND_0 |
| ESM0_LVL_IN_124 | 124 | USB0_ASF_INT_NONFATAL_0 |
| ESM0_LVL_IN_125 | 125 | USB0_ASF_INT_FATAL_0 |
| ESM0_LVL_IN_126 | 126 | USB0_A_ECC_AGGR_CORRECTED_ERR_LEVEL_0 |
| ESM0_LVL_IN_127 | 127 | USB0_A_ECC_AGGR_UNCORRECTED_ERR_LEVEL_0 |
| ESM0_LVL_IN_130 | 130 | USB1_ASF_INT_NONFATAL_0 |
| ESM0_LVL_IN_131 | 131 | USB1_ASF_INT_FATAL_0 |
| ESM0_LVL_IN_132 | 132 | USB1_A_ECC_AGGR_CORRECTED_ERR_LEVEL_0 |
| ESM0_LVL_IN_133 | 133 | USB1_A_ECC_AGGR_UNCORRECTED_ERR_LEVEL_0 |
| ESM0_LVL_IN_144 | 144 | PRU_ICSSG0_PR1_EDIO0_WD_TRIIG_0 |
| ESM0_LVL_IN_145 | 145 | PRU_ICSSG0_PR1_EDIO1_WD_TRIIG_0 |
| ESM0_LVL_IN_146 | 146 | PRU_ICSSG1_PR1_EDIO0_WD_TRIIG_0 |
| ESM0_LVL_IN_147 | 147 | PRU_ICSSG1_PR1_EDIO1_WD_TRIIG_0 |
| ESM0_LVL_IN_148 | 148 | PRU_ICSSG0_PR1_ECC_SEC_ERR_PEND_0 |
| ESM0_LVL_IN_149 | 149 | PRU_ICSSG0_PR1_ECC_DED_ERR_PEND_0 |
| ESM0_LVL_IN_150 | 150 | PRU_ICSSG1_PR1_ECC_SEC_ERR_PEND_0 |
| ESM0_LVL_IN_151 | 151 | PRU_ICSSG1_PR1_ECC_DED_ERR_PEND_0 |
| ESM0_LVL_IN_152 | 152 | I3C0_PCLK_ECC_UNCORR_LVL_0 |
| ESM0_LVL_IN_153 | 153 | I3C0_SCLK_ECC_UNCORR_LVL_0 |
| ESM0_LVL_IN_154 | 154 | I3C0_I3C_NONFATAL__INT_0 |
| ESM0_LVL_IN_155 | 155 | I3C0_I3C_FATAL__INT_0 |
| ESM0_LVL_IN_160 | 160 | NAVSS0_MODSS_ECC_AGGR_0_ECC_CORRECTED_ERR_LEVEL_0 |
| ESM0_LVL_IN_161 | 161 | NAVSS0_MODSS_ECC_AGGR_0_ECC_UNCORRECTED_ERR_LEVEL_0 |
| ESM0_LVL_IN_162 | 162 | NAVSS0_UDMASS_ECC_AGGR_0_ECC_CORRECTED_ERR_LEVEL_0 |
| ESM0_LVL_IN_163 | 163 | NAVSS0_UDMASS_ECC_AGGR_0_ECC_UNCORRECTED_ERR_LEVEL_0 |
| ESM0_LVL_IN_164 | 164 | NAVSS0_NBSS_ECC_AGGR_0_ECC_CORRECTED_ERR_LEVEL_0 |
| ESM0_LVL_IN_165 | 165 | NAVSS0_NBSS_ECC_AGGR_0_ECC_UNCORRECTED_ERR_LEVEL_0 |
| ESM0_LVL_IN_166 | 166 | NAVSS0_VIRTSS_ECC_AGGR_0_ECC_CORRECTED_ERR_LEVEL_0 |
| ESM0_LVL_IN_167 | 167 | NAVSS0_VIRTSS_ECC_AGGR_0_ECC_UNCORRECTED_ERR_LEVEL_0 |
| ESM0_LVL_IN_168 | 168 | MLB0_MLBSS_ECC_CORR_LVL_0 |
| ESM0_LVL_IN_169 | 169 | MLB0_MLBSS_ECC_UNCORR_LVL_0 |
| ESM0_LVL_IN_170 | 170 | MSRAM16KX256E0_ECC_CORR_LEVEL_0 |
| ESM0_LVL_IN_171 | 171 | MSRAM16KX256E0_ECC_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_172 | 172 | PSRAMECC0_ECC_CORR_LEVEL_0 |
| ESM0_LVL_IN_173 | 173 | PSRAMECC0_ECC_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_174 | 174 | PSRAM2KECC0_ECC_CORR_LEVEL_0 |
| ESM0_LVL_IN_175 | 175 | PSRAM2KECC0_ECC_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_176 | 176 | MMCSD0_EMMCSS_RXMEM_CORR_ERR_LVL_0 |
| ESM0_LVL_IN_177 | 177 | MMCSD0_EMMCSS_RXMEM_UNCORR_ERR_LVL_0 |
| ESM0_LVL_IN_178 | 178 | MMCSD0_EMMCSS_TXMEM_CORR_ERR_LVL_0 |
| ESM0_LVL_IN_179 | 179 | MMCSD0_EMMCSS_TXMEM_UNCORR_ERR_LVL_0 |
| ESM0_LVL_IN_180 | 180 | MMCSD1_EMMCSDSS_RXMEM_CORR_ERR_LVL_0 |
| ESM0_LVL_IN_181 | 181 | MMCSD1_EMMCSDSS_RXMEM_UNCORR_ERR_LVL_0 |
| ESM0_LVL_IN_182 | 182 | MMCSD1_EMMCSDSS_TXMEM_CORR_ERR_LVL_0 |
| ESM0_LVL_IN_183 | 183 | MMCSD1_EMMCSDSS_TXMEM_UNCORR_ERR_LVL_0 |
| ESM0_LVL_IN_184 | 184 | MMCSD2_EMMCSDSS_RXMEM_CORR_ERR_LVL_0 |
| ESM0_LVL_IN_185 | 185 | MMCSD2_EMMCSDSS_RXMEM_UNCORR_ERR_LVL_0 |
| ESM0_LVL_IN_186 | 186 | MMCSD2_EMMCSDSS_TXMEM_CORR_ERR_LVL_0 |
| ESM0_LVL_IN_187 | 187 | MMCSD2_EMMCSDSS_TXMEM_UNCORR_ERR_LVL_0 |
| ESM0_LVL_IN_192 | 192 | DSS0_DSS_INST0_DISPC_SAFETY_ERROR_IRQ_PROC0_0 |
| ESM0_LVL_IN_193 | 193 | DSS0_DSS_INST0_DISPC_SAFETY_ERROR_IRQ_PROC1_0 |
| ESM0_LVL_IN_194 | 194 | DSS0_DSS_INST0_DISPC_SAFETY_ERROR_IRQ_PROC2_0 |
| ESM0_LVL_IN_195 | 195 | DSS0_DSS_INST0_DISPC_SAFETY_ERROR_IRQ_PROC3_0 |
| ESM0_LVL_IN_196 | 196 | CSI_RX_IF0_CSI_ERR_IRQ_0 |
| ESM0_LVL_IN_197 | 197 | CSI_RX_IF1_CSI_ERR_IRQ_0 |
| ESM0_LVL_IN_200 | 200 | CSI_RX_IF0_CSI_FATAL_0 |
| ESM0_LVL_IN_201 | 201 | CSI_RX_IF0_CSI_NONFATAL_0 |
| ESM0_LVL_IN_202 | 202 | CSI_RX_IF1_CSI_FATAL_0 |
| ESM0_LVL_IN_203 | 203 | CSI_RX_IF1_CSI_NONFATAL_0 |
| ESM0_LVL_IN_206 | 206 | CSI_RX_IF0_CORR_LEVEL_0 |
| ESM0_LVL_IN_207 | 207 | CSI_RX_IF0_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_208 | 208 | CSI_RX_IF1_CORR_LEVEL_0 |
| ESM0_LVL_IN_209 | 209 | CSI_RX_IF1_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_212 | 212 | CSI_TX_IF0_CSI_FATAL_0 |
| ESM0_LVL_IN_213 | 213 | CSI_TX_IF0_CSI_NONFATAL_0 |
| ESM0_LVL_IN_214 | 214 | CSI_TX_IF0_CDNS_RAM_CORR_LEVEL_0 |
| ESM0_LVL_IN_215 | 215 | CSI_TX_IF0_CDNS_RAM_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_216 | 216 | CSI_TX_IF0_CORR_LEVEL_0 |
| ESM0_LVL_IN_217 | 217 | CSI_TX_IF0_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_218 | 218 | DMPAC0_ECC_AGGR_0_ECC_CORRECTED_ERR_LEVEL_0 |
| ESM0_LVL_IN_219 | 219 | DMPAC0_ECC_AGGR_0_ECC_UNCORRECTED_ERR_LEVEL_0 |
| ESM0_LVL_IN_220 | 220 | VPAC0_ECC_AGGR_0_ECC_CORRECTED_ERR_LEVEL_0 |
| ESM0_LVL_IN_221 | 221 | VPAC0_ECC_AGGR_0_ECC_UNCORRECTED_ERR_LEVEL_0 |
| ESM0_LVL_IN_222 | 222 | VPAC0_VISS_0_CORR_LEVEL_INTR_0 |
| ESM0_LVL_IN_223 | 223 | VPAC0_VISS_0_UNCORR_LEVEL_INTR_0 |
| ESM0_LVL_IN_226 | 226 | VPAC0_LDC_0_CORR_LEVEL_INTR_0 |
| ESM0_LVL_IN_227 | 227 | VPAC0_LDC_0_UNCORR_LEVEL_INTR_0 |
| ESM0_LVL_IN_230 | 230 | DSS_EDP0_INTR_ASF_0 |
| ESM0_LVL_IN_231 | 231 | DSS_EDP0_INTR_ASF_1 |
| ESM0_LVL_IN_232 | 232 | DSS_EDP0_INTR_ASF_2 |
| ESM0_LVL_IN_233 | 233 | DSS_EDP0_INTR_ASF_3 |
| ESM0_LVL_IN_234 | 234 | DSS_EDP0_INTR_ASF_4 |
| ESM0_LVL_IN_235 | 235 | DSS_EDP0_INTR_ASF_5 |
| ESM0_LVL_IN_236 | 236 | DSS_EDP0_INTR_ASF_6 |
| ESM0_LVL_IN_244 | 244 | DSS_DSI0_DSI_0_SAFETY_ERROR_NONFATAL_INTR_0 |
| ESM0_LVL_IN_245 | 245 | DSS_DSI0_DSI_0_SAFETY_ERROR_FATAL_INTR_0 |
| ESM0_LVL_IN_246 | 246 | DSS_DSI0_ECC_INTR_UNCORR_LEVEL_SYS_0 |
| ESM0_LVL_IN_253 | 253 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_96 |
| ESM0_LVL_IN_254 | 254 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_97 |
| ESM0_LVL_IN_255 | 255 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_98 |
| ESM0_LVL_IN_256 | 256 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_110 |
| ESM0_LVL_IN_257 | 257 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_111 |
| ESM0_LVL_IN_258 | 258 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_112 |
| ESM0_LVL_IN_259 | 259 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_113 |
| ESM0_LVL_IN_260 | 260 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_116 |
| ESM0_LVL_IN_261 | 261 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_117 |
| ESM0_LVL_IN_262 | 262 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_118 |
| ESM0_LVL_IN_263 | 263 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_119 |
| ESM0_LVL_IN_264 | 264 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_120 |
| ESM0_LVL_IN_265 | 265 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_121 |
| ESM0_LVL_IN_266 | 266 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_122 |
| ESM0_LVL_IN_267 | 267 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_123 |
| ESM0_LVL_IN_268 | 268 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_124 |
| ESM0_LVL_IN_269 | 269 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_125 |
| ESM0_LVL_IN_270 | 270 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_126 |
| ESM0_LVL_IN_271 | 271 | C66SS0_CORE0_GEM_EVENT_OUT_SYNC_127 |
| ESM0_LVL_IN_272 | 272 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_96 |
| ESM0_LVL_IN_273 | 273 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_97 |
| ESM0_LVL_IN_274 | 274 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_98 |
| ESM0_LVL_IN_275 | 275 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_110 |
| ESM0_LVL_IN_276 | 276 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_111 |
| ESM0_LVL_IN_277 | 277 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_112 |
| ESM0_LVL_IN_278 | 278 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_113 |
| ESM0_LVL_IN_279 | 279 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_116 |
| ESM0_LVL_IN_280 | 280 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_117 |
| ESM0_LVL_IN_281 | 281 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_118 |
| ESM0_LVL_IN_282 | 282 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_119 |
| ESM0_LVL_IN_283 | 283 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_120 |
| ESM0_LVL_IN_284 | 284 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_121 |
| ESM0_LVL_IN_285 | 285 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_122 |
| ESM0_LVL_IN_286 | 286 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_123 |
| ESM0_LVL_IN_287 | 287 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_124 |
| ESM0_LVL_IN_288 | 288 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_125 |
| ESM0_LVL_IN_289 | 289 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_126 |
| ESM0_LVL_IN_290 | 290 | C66SS1_CORE0_GEM_EVENT_OUT_SYNC_127 |
| ESM0_LVL_IN_292 | 292 | DDR0_DDRSS_CFG_ECC_AGGR_CORR_ERR_LVL_0 |
| ESM0_LVL_IN_293 | 293 | DDR0_DDRSS_CFG_ECC_AGGR_UNCORR_ERR_LVL_0 |
| ESM0_LVL_IN_294 | 294 | DDR0_DDRSS_CTL_ECC_AGGR_CORR_ERR_LVL_0 |
| ESM0_LVL_IN_295 | 295 | DDR0_DDRSS_CTL_ECC_AGGR_UNCORR_ERR_LVL_0 |
| ESM0_LVL_IN_296 | 296 | DDR0_DDRSS_VBUS_ECC_AGGR_CORR_ERR_LVL_0 |
| ESM0_LVL_IN_297 | 297 | DDR0_DDRSS_VBUS_ECC_AGGR_UNCORR_ERR_LVL_0 |
| ESM0_LVL_IN_298 | 298 | DDR0_DDRSS_DRAM_ECC_CORR_ERR_LVL_0 |
| ESM0_LVL_IN_299 | 299 | DDR0_DDRSS_DRAM_ECC_UNCORR_ERR_LVL_0 |
| ESM0_LVL_IN_304 | 304 | SA2_UL0_SA_UL_ECC_CORR_LEVEL_0 |
| ESM0_LVL_IN_305 | 305 | SA2_UL0_SA_UL_ECC_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_306 | 306 | CPSW0_ECC_SEC_PEND_0 |
| ESM0_LVL_IN_307 | 307 | CPSW0_ECC_DED_PEND_0 |
| ESM0_LVL_IN_312 | 312 | MCAN0_MCANSS_ECC_CORR_LVL_INT_0 |
| ESM0_LVL_IN_313 | 313 | MCAN0_MCANSS_ECC_UNCORR_LVL_INT_0 |
| ESM0_LVL_IN_314 | 314 | MCAN1_MCANSS_ECC_CORR_LVL_INT_0 |
| ESM0_LVL_IN_315 | 315 | MCAN1_MCANSS_ECC_UNCORR_LVL_INT_0 |
| ESM0_LVL_IN_316 | 316 | MCAN2_MCANSS_ECC_CORR_LVL_INT_0 |
| ESM0_LVL_IN_317 | 317 | MCAN2_MCANSS_ECC_UNCORR_LVL_INT_0 |
| ESM0_LVL_IN_318 | 318 | MCAN3_MCANSS_ECC_CORR_LVL_INT_0 |
| ESM0_LVL_IN_319 | 319 | MCAN3_MCANSS_ECC_UNCORR_LVL_INT_0 |
| ESM0_LVL_IN_320 | 320 | MCAN4_MCANSS_ECC_CORR_LVL_INT_0 |
| ESM0_LVL_IN_321 | 321 | MCAN4_MCANSS_ECC_UNCORR_LVL_INT_0 |
| ESM0_LVL_IN_322 | 322 | MCAN5_MCANSS_ECC_CORR_LVL_INT_0 |
| ESM0_LVL_IN_323 | 323 | MCAN5_MCANSS_ECC_UNCORR_LVL_INT_0 |
| ESM0_LVL_IN_324 | 324 | MCAN6_MCANSS_ECC_CORR_LVL_INT_0 |
| ESM0_LVL_IN_325 | 325 | MCAN6_MCANSS_ECC_UNCORR_LVL_INT_0 |
| ESM0_LVL_IN_326 | 326 | MCAN7_MCANSS_ECC_CORR_LVL_INT_0 |
| ESM0_LVL_IN_327 | 327 | MCAN7_MCANSS_ECC_UNCORR_LVL_INT_0 |
| ESM0_LVL_IN_328 | 328 | MCAN8_MCANSS_ECC_CORR_LVL_INT_0 |
| ESM0_LVL_IN_329 | 329 | MCAN8_MCANSS_ECC_UNCORR_LVL_INT_0 |
| ESM0_LVL_IN_330 | 330 | MCAN9_MCANSS_ECC_CORR_LVL_INT_0 |
| ESM0_LVL_IN_331 | 331 | MCAN9_MCANSS_ECC_UNCORR_LVL_INT_0 |
| ESM0_LVL_IN_332 | 332 | MCAN10_MCANSS_ECC_CORR_LVL_INT_0 |
| ESM0_LVL_IN_333 | 333 | MCAN10_MCANSS_ECC_UNCORR_LVL_INT_0 |
| ESM0_LVL_IN_334 | 334 | MCAN11_MCANSS_ECC_CORR_LVL_INT_0 |
| ESM0_LVL_IN_335 | 335 | MCAN11_MCANSS_ECC_UNCORR_LVL_INT_0 |
| ESM0_LVL_IN_336 | 336 | MCAN12_MCANSS_ECC_CORR_LVL_INT_0 |
| ESM0_LVL_IN_337 | 337 | MCAN12_MCANSS_ECC_UNCORR_LVL_INT_0 |
| ESM0_LVL_IN_338 | 338 | MCAN13_MCANSS_ECC_CORR_LVL_INT_0 |
| ESM0_LVL_IN_339 | 339 | MCAN13_MCANSS_ECC_UNCORR_LVL_INT_0 |
| ESM0_LVL_IN_344 | 344 | RTI0_INTR_WWD_0 |
| ESM0_LVL_IN_345 | 345 | RTI1_INTR_WWD_0 |
| ESM0_LVL_IN_352 | 352 | RTI15_INTR_WWD_0 |
| ESM0_LVL_IN_353 | 353 | RTI16_INTR_WWD_0 |
| ESM0_LVL_IN_357 | 357 | RTI24_INTR_WWD_0 |
| ESM0_LVL_IN_358 | 358 | RTI25_INTR_WWD_0 |
| ESM0_LVL_IN_359 | 359 | RTI28_INTR_WWD_0 |
| ESM0_LVL_IN_360 | 360 | RTI29_INTR_WWD_0 |
| ESM0_LVL_IN_361 | 361 | RTI30_INTR_WWD_0 |
| ESM0_LVL_IN_362 | 362 | RTI31_INTR_WWD_0 |
| ESM0_LVL_IN_369 | 369 | PCIE0_PCIE_ECC0_CORR_LEVEL_0 |
| ESM0_LVL_IN_370 | 370 | PCIE0_PCIE_ECC0_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_371 | 371 | PCIE0_PCIE_ECC1_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_373 | 373 | PCIE1_PCIE_ECC0_CORR_LEVEL_0 |
| ESM0_LVL_IN_374 | 374 | PCIE1_PCIE_ECC0_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_375 | 375 | PCIE1_PCIE_ECC1_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_377 | 377 | PCIE2_PCIE_ECC0_CORR_LEVEL_0 |
| ESM0_LVL_IN_378 | 378 | PCIE2_PCIE_ECC0_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_379 | 379 | PCIE2_PCIE_ECC1_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_381 | 381 | PCIE3_PCIE_ECC0_CORR_LEVEL_0 |
| ESM0_LVL_IN_382 | 382 | PCIE3_PCIE_ECC0_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_383 | 383 | PCIE3_PCIE_ECC1_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_392 | 392 | R5FSS0_CORE0_EXP_INTR_0 |
| ESM0_LVL_IN_393 | 393 | R5FSS0_CORE1_EXP_INTR_0 |
| ESM0_LVL_IN_394 | 394 | R5FSS1_CORE0_EXP_INTR_0 |
| ESM0_LVL_IN_395 | 395 | R5FSS1_CORE1_EXP_INTR_0 |
| ESM0_LVL_IN_396 | 396 | C66SS0_ RAT0_C66_RAT_INTR_0 |
| ESM0_LVL_IN_397 | 397 | C66SS1_ RAT0_C66_RAT_INTR_0 |
| ESM0_LVL_IN_416 | 416 | ECC_AGGR0_CORR_LEVEL_0 |
| ESM0_LVL_IN_417 | 417 | ECC_AGGR0_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_424 | 424 | ECC_AGGR16_CORR_LEVEL_0 |
| ESM0_LVL_IN_425 | 425 | ECC_AGGR16_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_426 | 426 | ECC_AGGR17_CORR_LEVEL_0 |
| ESM0_LVL_IN_427 | 427 | ECC_AGGR17_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_428 | 428 | ECC_AGGR18_CORR_LEVEL_0 |
| ESM0_LVL_IN_429 | 429 | ECC_AGGR18_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_430 | 430 | ECC_AGGR19_CORR_LEVEL_0 |
| ESM0_LVL_IN_431 | 431 | ECC_AGGR19_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_432 | 432 | ECC_AGGR4_CORR_LEVEL_0 |
| ESM0_LVL_IN_433 | 433 | ECC_AGGR4_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_434 | 434 | ECC_AGGR5_CORR_LEVEL_0 |
| ESM0_LVL_IN_435 | 435 | ECC_AGGR5_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_436 | 436 | ECC_AGGR6_CORR_LEVEL_0 |
| ESM0_LVL_IN_437 | 437 | ECC_AGGR6_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_444 | 444 | ECC_AGGR10_CORR_LEVEL_0 |
| ESM0_LVL_IN_445 | 445 | ECC_AGGR10_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_446 | 446 | ECC_AGGR11_CORR_LEVEL_0 |
| ESM0_LVL_IN_447 | 447 | ECC_AGGR11_UNCORR_LEVEL_0 |
| ESM0_LVL_IN_456 | 456 | DFTSS0_DFT_SAFETY_123_0 |
| ESM0_LVL_IN_457 | 457 | DFTSS0_DFT_SAFETY_MULTI_0 |
| ESM0_LVL_IN_458 | 458 | DFTSS0_DFT_SAFETY_ONE_0 |
| ESM0_LVL_IN_459 | 459 | PBIST6_DFT_PBIST_SAFETY_ERROR_0 |
| ESM0_LVL_IN_461 | 461 | PBIST0_DFT_PBIST_SAFETY_ERROR_0 |
| ESM0_LVL_IN_462 | 462 | PBIST1_DFT_PBIST_SAFETY_ERROR_0 |
| ESM0_LVL_IN_463 | 463 | PBIST4_DFT_PBIST_SAFETY_ERROR_0 |
| ESM0_LVL_IN_464 | 464 | PBIST2_DFT_PBIST_SAFETY_ERROR_0 |
| ESM0_LVL_IN_465 | 465 | PBIST3_DFT_PBIST_SAFETY_ERROR_0 |
| ESM0_LVL_IN_466 | 466 | PBIST7_DFT_PBIST_SAFETY_ERROR_0 |
| ESM0_LVL_IN_467 | 467 | PBIST9_DFT_PBIST_SAFETY_ERROR_0 |
| ESM0_LVL_IN_468 | 468 | PBIST10_DFT_PBIST_SAFETY_ERROR_0 |
| ESM0_LVL_IN_470 | 470 | PBIST5_DFT_PBIST_SAFETY_ERROR_0 |
| ESM0_LVL_IN_471 | 471 | GPU0_DFT_PBIST_0_DFT_PBIST_SAFETY_ERROR_0 |
| ESM0_LVL_IN_472 | 472 | C66SS0_PBIST0_DFT_PBIST_SAFETY_ERROR_0 |
| ESM0_LVL_IN_473 | 473 | C66SS1_PBIST0_DFT_PBIST_SAFETY_ERROR_0 |
| ESM0_LVL_IN_480 | 480 | PSC0_PSC_MOD_MNLP_MAIN_ALWAYSON_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_481 | 481 | PSC0_PSC_MOD_MNLP_MAIN_TEST_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_482 | 482 | PSC0_PSC_MOD_MNLP_MAIN_PBIST_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_483 | 483 | PSC0_PSC_MOD_MNLP_PER_AUDIO_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_484 | 484 | PSC0_PSC_MOD_MNLP_PER_ATL_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_485 | 485 | PSC0_PSC_MOD_MNLP_PER_MLB_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_486 | 486 | PSC0_PSC_MOD_MNLP_PER_MOTOR_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_487 | 487 | PSC0_PSC_MOD_MNLP_PER_MISCIO_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_488 | 488 | PSC0_PSC_MOD_MNLP_PER_GPMC_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_489 | 489 | PSC0_PSC_MOD_MNLP_PER_VPFE_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_490 | 490 | PSC0_PSC_MOD_MNLP_PER_VPE_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_491 | 491 | PSC0_PSC_MOD_MNLP_PER_SPARE0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_492 | 492 | PSC0_PSC_MOD_MNLP_PER_SPARE1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_493 | 493 | PSC0_PSC_MOD_MNLP_MAIN_DEBUG_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_494 | 494 | PSC0_PSC_MOD_MNLP_EMIF_DATA_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_495 | 495 | PSC0_PSC_MOD_MNLP_EMIF_CFG_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_496 | 496 | PSC0_PSC_MOD_MNLP_EMIF_DATA_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_497 | 497 | PSC0_PSC_MOD_MNLP_EMIF_CFG_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_498 | 498 | PSC0_PSC_MOD_MNLP_PER_SPARE2_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_499 | 499 | PSC0_PSC_MOD_MNLP_CC_TOP_PBIST_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_500 | 500 | PSC0_PSC_MOD_MNLP_USB_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_501 | 501 | PSC0_PSC_MOD_MNLP_USB_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_502 | 502 | PSC0_PSC_MOD_MNLP_USB_2_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_503 | 503 | PSC0_PSC_MOD_MNLP_MMC4B_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_504 | 504 | PSC0_PSC_MOD_MNLP_MMC4B_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_505 | 505 | PSC0_PSC_MOD_MNLP_MMC8B_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_506 | 506 | PSC0_PSC_MOD_MNLP_UFS_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_507 | 507 | PSC0_PSC_MOD_MNLP_UFS_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_508 | 508 | PSC0_PSC_MOD_MNLP_PCIE_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_509 | 509 | PSC0_PSC_MOD_MNLP_PCIE_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_510 | 510 | PSC0_PSC_MOD_MNLP_PCIE_2_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_511 | 511 | PSC0_PSC_MOD_MNLP_PCIE_3_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_512 | 512 | PSC0_PSC_MOD_MNLP_SAUL_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_513 | 513 | PSC0_PSC_MOD_MNLP_PER_I3C_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_514 | 514 | PSC0_PSC_MOD_MNLP_MAIN_MCANSS_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_515 | 515 | PSC0_PSC_MOD_MNLP_MAIN_MCANSS_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_516 | 516 | PSC0_PSC_MOD_MNLP_MAIN_MCANSS_2_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_517 | 517 | PSC0_PSC_MOD_MNLP_MAIN_MCANSS_3_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_518 | 518 | PSC0_PSC_MOD_MNLP_MAIN_MCANSS_4_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_519 | 519 | PSC0_PSC_MOD_MNLP_MAIN_MCANSS_5_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_520 | 520 | PSC0_PSC_MOD_MNLP_MAIN_MCANSS_6_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_521 | 521 | PSC0_PSC_MOD_MNLP_MAIN_MCANSS_7_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_522 | 522 | PSC0_PSC_MOD_MNLP_MAIN_MCANSS_8_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_523 | 523 | PSC0_PSC_MOD_MNLP_MAIN_MCANSS_9_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_524 | 524 | PSC0_PSC_MOD_MNLP_MAIN_MCANSS_10_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_525 | 525 | PSC0_PSC_MOD_MNLP_MAIN_MCANSS_11_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_526 | 526 | PSC0_PSC_MOD_MNLP_MAIN_MCANSS_12_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_527 | 527 | PSC0_PSC_MOD_MNLP_MAIN_MCANSS_13_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_528 | 528 | PSC0_PSC_MOD_MNLP_DSS_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_529 | 529 | PSC0_PSC_MOD_MNLP_DSS_PBIST_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_530 | 530 | PSC0_PSC_MOD_MNLP_DSI_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_531 | 531 | PSC0_PSC_MOD_MNLP_EDP_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_532 | 532 | PSC0_PSC_MOD_MNLP_EDP_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_533 | 533 | PSC0_PSC_MOD_MNLP_CSIRX_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_534 | 534 | PSC0_PSC_MOD_MNLP_CSIRX_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_535 | 535 | PSC0_PSC_MOD_MNLP_CSIRX_2_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_536 | 536 | PSC0_PSC_MOD_MNLP_CSITX_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_537 | 537 | PSC0_PSC_MOD_MNLP_TX_DPHY_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_538 | 538 | PSC0_PSC_MOD_MNLP_CSIRX_PHY_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_539 | 539 | PSC0_PSC_MOD_MNLP_CSIRX_PHY_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_540 | 540 | PSC0_PSC_MOD_MNLP_CSIRX_PHY_2_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_541 | 541 | PSC0_PSC_MOD_MNLP_ICSSG_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_542 | 542 | PSC0_PSC_MOD_MNLP_ICSSG_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_543 | 543 | PSC0_PSC_MOD_MNLP_9GSS_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_544 | 544 | PSC0_PSC_MOD_MNLP_SERDES_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_545 | 545 | PSC0_PSC_MOD_MNLP_SERDES_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_546 | 546 | PSC0_PSC_MOD_MNLP_SERDES_2_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_547 | 547 | PSC0_PSC_MOD_MNLP_SERDES_3_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_548 | 548 | PSC0_PSC_MOD_MNLP_SERDES_4_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_549 | 549 | PSC0_PSC_MOD_MNLP_SERDES_5_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_550 | 550 | PSC0_PSC_MOD_MNLP_DMTIMER_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_551 | 551 | PSC0_PSC_MOD_MNLP_DMTIMER_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_552 | 552 | PSC0_PSC_MOD_MNLP_DMTIMER_2_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_553 | 553 | PSC0_PSC_MOD_MNLP_DMTIMER_3_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_554 | 554 | PSC0_PSC_MOD_MNLP_C71X_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_555 | 555 | PSC0_PSC_MOD_MNLP_C71X_0_PBIST_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_556 | 556 | PSC0_PSC_MOD_MNLP_C71X_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_557 | 557 | PSC0_PSC_MOD_MNLP_C71X_1_PBIST_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_558 | 558 | PSC0_PSC_MOD_MNLP_A72_CLUSTER_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_559 | 559 | PSC0_PSC_MOD_MNLP_A72_CLUSTER_0_PBIST_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_560 | 560 | PSC0_PSC_MOD_MNLP_A72_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_561 | 561 | PSC0_PSC_MOD_MNLP_A72_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_562 | 562 | PSC0_PSC_MOD_MNLP_A72_CLUSTER_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_563 | 563 | PSC0_PSC_MOD_MNLP_A72_CLUSTER_1_PBIST_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_564 | 564 | PSC0_PSC_MOD_MNLP_A72_2_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_565 | 565 | PSC0_PSC_MOD_MNLP_A72_3_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_566 | 566 | PSC0_PSC_MOD_MNLP_GPUCOM_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_567 | 567 | PSC0_PSC_MOD_MNLP_GPUPBIST_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_568 | 568 | PSC0_PSC_MOD_MNLP_GPUCORE_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_569 | 569 | PSC0_PSC_MOD_MNLP_C66X_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_570 | 570 | PSC0_PSC_MOD_MNLP_C66X_PBIST_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_571 | 571 | PSC0_PSC_MOD_MNLP_C66X_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_572 | 572 | PSC0_PSC_MOD_MNLP_C66X_PBIST_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_573 | 573 | PSC0_PSC_MOD_MNLP_PULSAR_0_R5_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_574 | 574 | PSC0_PSC_MOD_MNLP_PULSAR_0_R5_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_575 | 575 | PSC0_PSC_MOD_MNLP_PULSAR_PBIST_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_576 | 576 | PSC0_PSC_MOD_MNLP_PULSAR_1_R5_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_577 | 577 | PSC0_PSC_MOD_MNLP_PULSAR_1_R5_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_578 | 578 | PSC0_PSC_MOD_MNLP_PULSAR_PBIST_1_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_579 | 579 | PSC0_PSC_MOD_MNLP_DECODE_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_580 | 580 | PSC0_PSC_MOD_MNLP_DECODE_PBIST_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_581 | 581 | PSC0_PSC_MOD_MNLP_ENCODE_0_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_582 | 582 | PSC0_PSC_MOD_MNLP_ENCODE_PBIST_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_583 | 583 | PSC0_PSC_MOD_MNLP_DMPAC_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_584 | 584 | PSC0_PSC_MOD_MNLP_SDE_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_585 | 585 | PSC0_PSC_MOD_MNLP_DMPAC_PBIST_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_586 | 586 | PSC0_PSC_MOD_MNLP_VPAC_CS1_CLKSTOP_REQ_0 |
| ESM0_LVL_IN_587 | 587 | PSC0_PSC_MOD_MNLP_VPAC_PBIST_CS1_CLKSTOP_REQ_0 |
| ESM0_PLS_IN_608 | 608 | R5FSS0_CORE0_ECC_CORRECTED_PULSE_0 |
| ESM0_PLS_IN_609 | 609 | R5FSS0_CORE0_ECC_UNCORRECTED_PULSE_0 |
| ESM0_PLS_IN_610 | 610 | R5FSS0_CORE1_ECC_CORRECTED_PULSE_0 |
| ESM0_PLS_IN_611 | 611 | R5FSS0_CORE1_ECC_UNCORRECTED_PULSE_0 |
| ESM0_PLS_IN_612 | 612 | R5FSS0_SELFTEST_ERR_PULSE_0 |
| ESM0_PLS_IN_613 | 613 | R5FSS0_COMPARE_ERR_PULSE_0 |
| ESM0_PLS_IN_614 | 614 | R5FSS0_BUS_MONITOR_ERR_PULSE_0 |
| ESM0_PLS_IN_615 | 615 | R5FSS0_VIM_COMPARE_ERR_PULSE_0 |
| ESM0_PLS_IN_616 | 616 | R5FSS0_CCM_COMPARE_STAT_PULSE_INTR_0 |
| ESM0_PLS_IN_618 | 618 | R5FSS1_CORE0_ECC_CORRECTED_PULSE_0 |
| ESM0_PLS_IN_619 | 619 | R5FSS1_CORE0_ECC_UNCORRECTED_PULSE_0 |
| ESM0_PLS_IN_620 | 620 | R5FSS1_CORE1_ECC_CORRECTED_PULSE_0 |
| ESM0_PLS_IN_621 | 621 | R5FSS1_CORE1_ECC_UNCORRECTED_PULSE_0 |
| ESM0_PLS_IN_622 | 622 | R5FSS1_SELFTEST_ERR_PULSE_0 |
| ESM0_PLS_IN_623 | 623 | R5FSS1_COMPARE_ERR_PULSE_0 |
| ESM0_PLS_IN_624 | 624 | R5FSS1_BUS_MONITOR_ERR_PULSE_0 |
| ESM0_PLS_IN_625 | 625 | R5FSS1_VIM_COMPARE_ERR_PULSE_0 |
| ESM0_PLS_IN_626 | 626 | R5FSS1_CCM_COMPARE_STAT_PULSE_INTR_0 |
| ESM0_PLS_IN_628 | 628 | COMPUTE_CLUSTER0_GIC500SS_AXIM_ERR_0 |
| ESM0_PLS_IN_629 | 629 | COMPUTE_CLUSTER0_GIC500SS_ECC_FATAL_0 |
| ESM0_PLS_IN_632 | 632 | GPIOMUX_INTRTR0_OUTP_0 |
| ESM0_PLS_IN_633 | 633 | GPIOMUX_INTRTR0_OUTP_1 |
| ESM0_PLS_IN_634 | 634 | GPIOMUX_INTRTR0_OUTP_2 |
| ESM0_PLS_IN_635 | 635 | GPIOMUX_INTRTR0_OUTP_3 |
| ESM0_PLS_IN_636 | 636 | GPIOMUX_INTRTR0_OUTP_4 |
| ESM0_PLS_IN_637 | 637 | GPIOMUX_INTRTR0_OUTP_5 |
| ESM0_PLS_IN_638 | 638 | GPIOMUX_INTRTR0_OUTP_6 |
| ESM0_PLS_IN_639 | 639 | GPIOMUX_INTRTR0_OUTP_7 |
| ESM0_PLS_IN_648 | 648 | PCIE0_PCIE_ASF_PULSE_0 |
| ESM0_PLS_IN_649 | 649 | PCIE1_PCIE_ASF_PULSE_0 |
| ESM0_PLS_IN_650 | 650 | PCIE2_PCIE_ASF_PULSE_0 |
| ESM0_PLS_IN_651 | 651 | PCIE3_PCIE_ASF_PULSE_0 |