SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
There are two R5FSS subsystems integrated in the device MAIN domain - R5FSS0 and R5FSS1. Figure 6-5 and Figure 6-6 show the integration of R5FSS0 and R5FSS1, respectively.
Figure 6-5 R5FSS0 Integration
Figure 6-6 R5FSS1 Integration| Module Instance | Attributes | ||||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | ||
| R5FSS0 | R5FSS0_CORE0 | PSC0 | PD24 | LPSC93 | MCU_CBASS0 |
| R5FSS0_CORE1 | PSC0 | PD24 | LPSC94 | MCU_CBASS0 | |
| R5FSS1 | R5FSS1_CORE0 | PSC0 | PD25 | LPSC96 | MCU_CBASS0 |
| R5FSS1_CORE1 | PSC0 | PD25 | LPSC97 | MCU_CBASS0 | |
| Clocks | |||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description | |
| R5FSS0 | R5FSS0_CORE0_FCLK | MAIN_PLL14_HSDIV0_CLKOUT | MAIN_PLL14 | R5FSS0_CORE0 functional clock | |
| R5FSS0_CORE0_ICLK | MAIN_PLL14_HSDIV0_CLKOUT/4 | MAIN_PLL14 | R5FSS0_CORE0 interface clock | ||
| R5FSS0_CORE1_FCLK | MAIN_PLL14_HSDIV0_CLKOUT | MAIN_PLL14 | R5FSS0_CORE1 functional clock | ||
| R5FSS0_CORE1_ICLK | MAIN_PLL14_HSDIV0_CLKOUT/4 | MAIN_PLL14 | R5FSS0_CORE1 interface clock | ||
| R5FSS1 | R5FSS1_CORE0_FCLK | MAIN_PLL14_HSDIV1_CLKOUT | MAIN_PLL14 | R5FSS1_CORE0 functional clock | |
| R5FSS1_CORE0_ICLK | MAIN_PLL14_HSDIV1_CLKOUT/4 | MAIN_PLL14 | R5FSS1_CORE0 interface clock | ||
| R5FSS1_CORE1_FCLK | MAIN_PLL14_HSDIV1_CLKOUT | MAIN_PLL14 | R5FSS1_CORE1 functional clock | ||
| R5FSS1_CORE1_ICLK | MAIN_PLL14_HSDIV1_CLKOUT/4 | MAIN_PLL14 | R5FSS1_CORE1 interface clock | ||
| Resets | |||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description | |
| R5FSS0 | R5FSS0_CORE0_RST | MOD_G_RST | LPSC93 | R5FSS0_CORE0 main reset | |
| R5FSS0_CORE0_DBG_RST | MOD_DBG_POR_RST | LPSC93 | R5FSS0_CORE0 debug reset (APB excluded) | ||
| R5FSS0_CORE1_RST | MOD_G_RST | LPSC94 | R5FSS0_CORE1 main reset | ||
| R5FSS0_CORE1_DBG_RST | MOD_POR_RST | LPSC94 | R5FSS0_CORE1 debug reset (APB excluded) | ||
| R5FSS1 | R5FSS1_CORE0_RST | MOD_G_RST | LPSC96 | R5FSS1_CORE0 main reset | |
| R5FSS1_CORE0_DBG_RST | MOD_POR_RST | LPSC96 | R5FSS1_CORE0 debug reset (APB excluded) | ||
| R5FSS1_CORE1_RST | MOD_G_RST | LPSC97 | R5FSS1_CORE1 main reset | ||
| R5FSS1_CORE1_DBG_RST | MOD_POR_RST | LPSC97 | R5FSS1_CORE1 debug reset (APB excluded) | ||
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| R5FSS0 | R5FSS0_CORE0 interrupts | ||||
| R5FSS0_CORE0_PMU_0 | GIC500_SPI_IN_776 | COMPUTE_CLUSTER0 | R5FSS0_CORE0 performance monitor interrupt | Level | |
| R5FSS0_CORE0_VALFIQ_0 | R5FSS0_CORE0_INTR_IN_6 | R5FSS0_CORE0 | R5FSS0_CORE0 validation IRQ interrupt | Level | |
| R5FSS0_CORE0_VALIRQ_0 | R5FSS0_CORE0_INTR_IN_7 | R5FSS0_CORE0 | R5FSS0_CORE0 validation FIQ interrupt | Level | |
| R5FSS0_CORE0_CTI_0 | R5FSS0_CORE0_INTR_IN_8 | R5FSS0_CORE0 | R5FSS0_CORE0 cross trigger interrupt | Level | |
| R5FSS0_CORE1_INTR_IN_8 | R5FSS0_CORE1 | ||||
| R5FSS0_COMMRX_LEVEL_0_0 | R5FSS0_CORE0_INTR_IN_4 | R5FSS0_CORE0 | R5FSS0_CORE0 DTRRX full interrupt | Level | |
| R5FSS0_COMMTX_LEVEL_0_0 | R5FSS0_CORE0_INTR_IN_5 | R5FSS0_CORE0 | R5FSS0_CORE0 DTRTX empty interrupt | Level | |
| R5FSS0_CORE0_ECC_CORRECTED_PULSE_0 | ESM0_PLS_IN_608 | ESM0 | R5FSS0_CORE0 SEC ECC interrupt | Level | |
| R5FSS0_CORE0_ECC_UNCORRECTED_PULSE_0 | ESM0_PLS_IN_609 | ESM0 | R5FSS0_CORE0 DED ECC interrupt | Level | |
| R5FSS0_CORE0_EXP_INTR_0 | R5FSS0_CORE0_INTR_IN_16 | R5FSS0_CORE0 | R5FSS0_CORE0 RAT exception interrupt | Level | |
| R5FSS0_CORE1_INTR_IN_16 | R5FSS0_CORE1 | ||||
| ESM0_LVL_IN_392 | ESM0 | ||||
| R5FSS0_CORE1 interrupts | |||||
| R5FSS0_CORE1_PMU_0 | GIC500_SPI_IN_777 | COMPUTE_CLUSTER0 | R5FSS0_CORE1 performance monitor interrupt | Level | |
| R5FSS0_CORE1_VALFIQ_0 | R5FSS0_CORE1_INTR_IN_6 | R5FSS0_CORE1 | R5FSS0_CORE1 validation IRQ interrupt | Level | |
| R5FSS0_CORE1_VALIRQ_0 | R5FSS0_CORE1_INTR_IN_7 | R5FSS0_CORE1 | R5FSS0_CORE1 validation FIQ interrupt | Level | |
| R5FSS0_CORE1_CTI_0 | R5FSS0_CORE1_INTR_IN_9 | R5FSS0_CORE0 | R5FSS0_CORE1 cross trigger interrupt | Level | |
| R5FSS0_CORE0_INTR_IN_9 | R5FSS0_CORE1 | ||||
| R5FSS0_COMMRX_LEVEL_1_0 | R5FSS0_CORE1_INTR_IN_4 | R5FSS0_CORE1 | R5FSS0_CORE1 DTRRX full interrupt | Level | |
| R5FSS0_COMMTX_LEVEL_1_0 | R5FSS0_CORE1_INTR_IN_5 | R5FSS0_CORE1 | R5FSS0_CORE1 DTRTX empty interrupt | Level | |
| R5FSS0_CORE1_ECC_CORRECTED_PULSE_0 | ESM0_PLS_IN_610 | ESM0 | R5FSS0_CORE1 SEC ECC interrupt | Level | |
| R5FSS0_CORE1_ECC_UNCORRECTED_PULSE_0 | ESM0_PLS_IN_611 | ESM0 | R5FSS0_CORE1 DED ECC interrupt | Level | |
| R5FSS0_CORE1_EXP_INTR_0 | R5FSS0_CORE0_INTR_IN_17 | R5FSS0_CORE0 | R5FSS0_CORE1 RAT exception interrupt | Level | |
| R5FSS0_CORE0_INTR_IN_17 | R5FSS0_CORE1 | ||||
| ESM0_LVL_IN_393 | ESM0 | ||||
| R5FSS0_CCMR5 interrupts | |||||
| R5FSS0_SELFTEST_ERR_PULSE_0 | ESM0_PLS_IN_612 | ESM0 | R5FSS0 self-test failure interrupt | Pulse | |
| R5FSS0_COMPARE_ERR_PULSE_0 | ESM0_PLS_IN_613 | ESM0 | R5FSS0 CPU bus compare failure interrupt | Pulse | |
| R5FSS0_BUS_MONITOR_ERR_PULSE_0 | ESM0_PLS_IN_614 | ESM0 | R5FSS0 inactivity monitor failure interrupt | Pulse | |
| R5FSS0_VIM_COMPARE_ERR_PULSE_0 | ESM0_PLS_IN_615 | ESM0 | R5FSS0 VIM bus compare failure interrupt | Pulse | |
| R5FSS0_CCM_COMPARE_STAT_PULSE_INTR_0 | ESM0_PLS_IN_616 | ESM0 | R5FSS0 CCMR5 in self-test or split mode interrupt | Pulse | |
| R5FSS1 | R5FSS1_CORE0 interrupts | ||||
| R5FSS1_CORE0_PMU_0 | GIC500_SPI_IN_778 | COMPUTE_CLUSTER0 | R5FSS1_CORE0 performance monitor interrupt | Level | |
| R5FSS1_CORE0_VALFIQ_0 | R5FSS1_CORE0_INTR_IN_6 | R5FSS1_CORE0 | R5FSS1_CORE0 validation IRQ interrupt | Level | |
| R5FSS1_CORE0_VALIRQ_0 | R5FSS1_CORE0_INTR_IN_7 | R5FSS1_CORE0 | R5FSS1_CORE0 validation FIQ interrupt | Level | |
| R5FSS1_CORE0_CTI_0 | R5FSS1_CORE0_INTR_IN_8 | R5FSS1_CORE0 | R5FSS1_CORE0 cross trigger interrupt | Level | |
| R5FSS1_CORE1_INTR_IN_8 | R5FSS1_CORE1 | ||||
| R5FSS1_COMMRX_LEVEL_0_0 | R5FSS1_CORE0_INTR_IN_4 | R5FSS1_CORE0 | R5FSS1_CORE0 DTRRX full interrupt | Level | |
| R5FSS1_COMMTX_LEVEL_0_0 | R5FSS1_CORE0_INTR_IN_5 | R5FSS1_CORE0 | R5FSS1_CORE0 DTRTX empty interrupt | Level | |
| R5FSS1_CORE0_ECC_CORRECTED_PULSE_0 | ESM0_PLS_IN_618 | ESM0 | R5FSS1_CORE0 SEC ECC interrupt | Level | |
| R5FSS1_CORE0_ECC_UNCORRECTED_PULSE_0 | ESM0_PLS_IN_619 | ESM0 | R5FSS1_CORE0 DED ECC interrupt | Level | |
| R5FSS1_CORE0_EXP_INTR_0 | R5FSS1_CORE0_INTR_IN_16 | R5FSS1_VIM0 | R5FSS1_CORE0 RAT exception interrupt | Level | |
| R5FSS1_CORE0_INTR_IN_16 | R5FSS1_VIM1 | ||||
| ESM0_LVL_IN_394 | ESM0 | ||||
| R5FSS1_CORE1 interrupts | |||||
| R5FSS1_CORE1_PMU_0 | GIC500_SPI_IN_779 | COMPUTE_CLUSTER0 | R5FSS1_CORE1 performance monitor interrupt | Level | |
| R5FSS1_CORE1_VALFIQ_0 | R5FSS1_CORE1_INTR_IN_6 | R5FSS0_CORE1 | R5FSS1_CORE1 validation IRQ interrupt | Level | |
| R5FSS1_CORE1_VALIRQ_0 | R5FSS1_CORE1_INTR_IN_7 | R5FSS0_CORE1 | R5FSS1_CORE1 validation FIQ interrupt | Level | |
| R5FSS1_CORE1_CTI_0 | R5FSS1_CORE1_INTR_IN_9 | R5FSS0_CORE0 | R5FSS1_CORE1 cross trigger interrupt | Level | |
| R5FSS1_CORE0_INTR_IN_9 | R5FSS0_CORE1 | ||||
| R5FSS1_COMMRX_LEVEL_1_0 | R5FSS1_CORE1_INTR_IN_4 | R5FSS0_CORE1 | R5FSS1_CORE1 DTRRX full interrupt | Level | |
| R5FSS1_COMMTX_LEVEL_1_0 | R5FSS1_CORE1_INTR_IN_5 | R5FSS0_CORE1 | R5FSS1_CORE1 DTRTX empty interrupt | Level | |
| R5FSS1_CORE1_ECC_CORRECTED_PULSE_0 | ESM0_PLS_IN_620 | ESM0 | R5FSS1_CORE1 SEC ECC interrupt | Level | |
| R5FSS1_CORE1_ECC_UNCORRECTED_PULSE_0 | ESM0_PLS_IN_621 | ESM0 | R5FSS1_CORE1 DED ECC interrupt | Level | |
| R5FSS1_CORE1_EXP_INTR_0 | R5FSS1_VIM0_IN_17 | R5FSS1_VIM0 | R5FSS1_CORE1 RAT exception interrupt | Level | |
| R5FSS1_VIM1_IN_17 | R5FSS1_VIM1 | ||||
| ESM0_LVL_IN_395 | ESM0 | ||||
| R5FSS1_CCMR5 interrupts | |||||
| R5FSS1_SELFTEST_ERR_PULSE_0 | ESM0_PLS_IN_622 | ESM0 | R5FSS1 self-test failure interrupt | Pulse | |
| R5FSS1_COMPARE_ERR_PULSE_0 | ESM0_PLS_IN_623 | ESM0 | R5FSS1 CPU bus compare failure interrupt | Pulse | |
| R5FSS1_BUS_MONITOR_ERR_PULSE_0 | ESM0_PLS_IN_624 | ESM0 | R5FSS1 inactivity monitor failure interrupt | Pulse | |
| R5FSS1_VIM_COMPARE_ERR_PULSE_0 | ESM0_PLS_IN_625 | ESM0 | R5FSS1 VIM bus compare failure interrupt | Pulse | |
| R5FSS1_CCM_COMPARE_STAT_PULSE_INTR_0 | ESM0_PLS_IN_626 | ESM0 | R5FSS1 CCMR5 in self-test or split mode interrupt | Pulse | |