SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Figure 6-155 through Figure 6-158 illustrate an example of the SoC level dataflow for Stereo and Optical flow processing in a typical system implementation, where DMPAC has been integrated along with a Vision Imaging Sub-system (VISS) and a Vision Preprocessing Accelerator (VPAC).
The processing pipeline between these blocks can be synchronized at frame level or at a lower granularity of slice level (multiple full image rows) depending of SoC level control and data bandwidth capabilities.
Figure 6-155 DMPAC SoC Level Dataflow for Stereo Pre-Processing
Figure 6-156 DMPAC SoC Level Dataflow for Stereo Processing
Figure 6-157 DMPAC SoC Level Dataflow for Optical Flow Pre-Processing
Figure 6-158 DMPAC SoC Level Dataflow for Optical Flow Processing