SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
| Register Name | Type | Register Width (Bits) | Address Offset | Physical Address |
|---|---|---|---|---|
| AQHICLOCKCONTROL | RW | 32 | 0x0000 0000 | 0x5900 0000 |
| AQHIIDLE | R | 32 | 0x0000 0004 | 0x5900 0004 |
| AQAXICONFIG | RW | 32 | 0x0000 0008 | 0x5900 0008 |
| AQAXISTATUS | R | 32 | 0x0000 000C | 0x5900 000C |
| AQINTRACKNOWLEDGE | R | 32 | 0x0000 0010 | 0x5900 0010 |
| AQINTRENBL | RW | 32 | 0x0000 0014 | 0x5900 0014 |
| AQIDENT | R | 32 | 0x0000 0018 | 0x5900 0018 |
| GCFEATURES | R | 32 | 0x0000 001C | 0x5900 001C |
| GCCHIPID | R | 32 | 0x0000 0020 | 0x5900 0020 |
| GCCHIPREV | R | 32 | 0x0000 0024 | 0x5900 0024 |
| GCCHIPDATE | R | 32 | 0x0000 0028 | 0x5900 0028 |
| GCCHIPTIME | R | 32 | 0x0000 002C | 0x5900 002C |
| GCCHIPCUSTOMER | R | 32 | 0x0000 0030 | 0x5900 0030 |
| GCMINORFEATURES0 | R | 32 | 0x0000 0034 | 0x5900 0034 |
| GCRESETMEMCOUNTERS | W | 32 | 0x0000 003C | 0x5900 003C |
| GCTOTALREADS | R | 32 | 0x0000 0040 | 0x5900 0040 |
| GCTOTALWRITES | R | 32 | 0x0000 0044 | 0x5900 0044 |
| GCCHIPSPECS | R | 32 | 0x0000 0048 | 0x5900 0048 |
| GCTOTALWRITEBURSTS | R | 32 | 0x0000 004C | 0x5900 004C |
| GCTOTALWRITEREQS | R | 32 | 0x0000 0050 | 0x5900 0050 |
| GCTOTALWRITELASTS | R | 32 | 0x0000 0054 | 0x5900 0054 |
| GCTOTALREADBURSTS | R | 32 | 0x0000 0058 | 0x5900 0058 |
| GCTOTALREADREQS | R | 32 | 0x0000 005C | 0x5900 005C |
| GCTOTALREADLASTS | R | 32 | 0x0000 0060 | 0x5900 0060 |
| GCGPOUT0 | RW | 32 | 0x0000 0064 | 0x5900 0064 |
| RESERVED | RW | 32 | 0x0000 0068 | 0x5900 0068 |
| RESERVED | RW | 32 | 0x0000 006C | 0x5900 006C |
| GCAXICONTROL | RW | 32 | 0x0000 0070 | 0x5900 0070 |
| GCMINORFEATURES1 | R | 32 | 0x0000 0074 | 0x5900 0074 |
| GCTOTALCYCLES | RW | 32 | 0x0000 0078 | 0x5900 0078 |
| GCTOTALIDLECYCLES | RW | 32 | 0x0000 007C | 0x5900 007C |
| GCCHIPSPECS2 | R | 32 | 0x0000 0080 | 0x5900 0080 |
| GCMINORFEATURES2 | R | 32 | 0x0000 0084 | 0x5900 0084 |
| GCMODULEPOWERCONTROLS | RW | 32 | 0x0000 0100 | 0x5900 0100 |
| GCMODULEPOWERMODULECONTROL | RW | 32 | 0x0000 0104 | 0x5900 0104 |
| GCMODULEPOWERMODULESTATUS | R | 32 | 0x0000 0108 | 0x5900 0108 |
| GCREGMMUSTATUS | R | 32 | 0x0000 0188 | 0x5900 0188 |
| GCREGMMUCONTROL | W | 32 | 0x0000 018C | 0x5900 018C |
| GCREGMMUEXCEPTION0 | RW | 32 | 0x0000 0190 | 0x5900 0190 |
| GCREGMMUEXCEPTION1 | RW | 32 | 0x0000 0194 | 0x5900 0194 |
| GCREGMMUEXCEPTION2 | RW | 32 | 0x0000 0198 | 0x5900 0198 |
| GCREGMMUEXCEPTION3 | RW | 32 | 0x0000 019C | 0x5900 019C |
| AQMEMORYDEBUG | RW | 32 | 0x0000 0414 | 0x5900 0414 |
| AQREGISTERTIMINGCONTROL | RW | 32 | 0x0000 042C | 0x5900 042C |
| RESERVED | R | 32 | 0x0000 0430 | 0x5900 0430 |
| GCDISPLAYPRIORITY | RW | 32 | 0x0000 0434 | 0x5900 0434 |
| GCDBGCYCLECOUNTER | RW | 32 | 0x0000 0438 | 0x5900 0438 |
| GCOUTSTANDINGREADS0 | R | 32 | 0x0000 043C | 0x5900 043C |
| GCOUTSTANDINGREADS1 | R | 32 | 0x0000 0440 | 0x5900 0440 |
| GCOUTSTANDINGWRITES | R | 32 | 0x0000 0444 | 0x5900 0444 |
| GCDEBUGSIGNALSRA | R | 32 | 0x0000 0448 | 0x5900 0448 |
| GCDEBUGSIGNALSTX | R | 32 | 0x0000 044C | 0x5900 044C |
| GCDEBUGSIGNALSFE | R | 32 | 0x0000 0450 | 0x5900 0450 |
| GCDEBUGSIGNALSPE | R | 32 | 0x0000 0454 | 0x5900 0454 |
| GCDEBUGSIGNALSDE | R | 32 | 0x0000 0458 | 0x5900 0458 |
| GCDEBUGSIGNALSSH | R | 32 | 0x0000 045C | 0x5900 045C |
| GCDEBUGSIGNALSPA | R | 32 | 0x0000 0460 | 0x5900 0460 |
| GCDEBUGSIGNALSSE | R | 32 | 0x0000 0464 | 0x5900 0464 |
| GCDEBUGSIGNALSMC | R | 32 | 0x0000 0468 | 0x5900 0468 |
| GCDEBUGSIGNALSHI | R | 32 | 0x0000 046C | 0x5900 046C |
| GCDEBUGCONTROL0 | RW | 32 | 0x0000 0470 | 0x5900 0470 |
| GCDEBUGCONTROL1 | RW | 32 | 0x0000 0474 | 0x5900 0474 |
| GCDEBUGCONTROL2 | RW | 32 | 0x0000 0478 | 0x5900 0478 |
| GCDEBUGCONTROL3 | RW | 32 | 0x0000 047C | 0x5900 047C |
| GCBUSCONTROL | RW | 32 | 0x0000 0480 | 0x5900 0480 |
| GCREGENDIANNESS0 | RW | 32 | 0x0000 0484 | 0x5900 0484 |
| GCREGENDIANNESS1 | RW | 32 | 0x0000 0488 | 0x5900 0488 |
| GCREGENDIANNESS2 | RW | 32 | 0x0000 048C | 0x5900 048C |
| GCREGDRAWPRIMITIVESTARTTIMESTAMP | R | 32 | 0x0000 0490 | 0x5900 0490 |
| GCREGDRAWPRIMITIVEENDTIMESTAMP | R | 32 | 0x0000 0494 | 0x5900 0494 |
| GCREGCONTROL0 | RW | 32 | 0x0000 0558 | 0x5900 0558 |
| AQCMDBUFFERADDR | W | 32 | 0x0000 0654 | 0x5900 0654 |
| AQCMDBUFFERCTRL | W | 32 | 0x0000 0658 | 0x5900 0658 |
| AQFESTATUS | R | 32 | 0x0000 065C | 0x5900 065C |
| RESERVED | R | 32 | 0x0000 0660 | 0x5900 0660 |
| AQFEDEBUGCURCMDADR | R | 32 | 0x0000 0664 | 0x5900 0664 |
| RESERVED | R | 32 | 0x0000 0668 | 0x5900 0668 |
| RESERVED | R | 32 | 0x0000 066C | 0x5900 066C |