SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
The device implements one DSP subsystem (DSP1). For more information about DSP, see Chapter 5.
Table 2-10 describes the DSP memory mapping.
| Region Name | Start_Address (hex) | End_Address (hex) | Size | Description | |
|---|---|---|---|---|---|
| Reserved | 0x0000 0000 | 0x007F FFFF | 8MiB | Reserved | |
| DSP_L2(1) | 0x0080 0000 | 0x0084 7FFF | 288KiB | DSP L2 SRAM and cache. The L2 SRAM starts at 0x0080_0000 address. | |
| Reserved | 0x0084 8000 | 0x00DF FFFF | 5856KiB | Reserved | |
| DSP_L1P(1) | 0x00E0 0000 | 0x00E0 7FFF | 32KiB | DSP L1P SRAM | |
| Reserved | 0x00E0 8000 | 0x00EF FFFF | 992KiB | Reserved | |
| DSP_L1D(1) | 0x00F0 0000 | 0x00F0 7FFF | 32KiB | DSP L1D SRAM | |
| Reserved | 0x00F0 8000 | 0x00FF FFFF | 992KiB | Reserved | |
| DSP_ICFG(1) | 0x0100 0000 | 0x01BF FFFF | 12MiB | DSP internal CFG | |
| Reserved | 0x01C0 0000 | 0x01CF FFFF | 1MiB | Reserved | |
| DSP_SYSTEM(1) | 0x01D0 0000 | 0x01D0 0FFF | 4KiB | DSP system registers block | |
| DSP_MMU0CFG(1) | 0x01D0 1000 | 0x01D0 1FFF | 4KiB | DSP MMU0 configuration | |
| DSP_MMU1CFG(1) | 0x01D0 2000 | 0x01D0 2FFF | 4KiB | DSP MMU1 configuration | |
| DSP_FW0CFG(1) | 0x01D0 3000 | 0x01D0 3FFF | 4KiB | DSP firewall 0 config | |
| DSP_FW1CFG(1) | 0x01D0 4000 | 0x01D0 4FFF | 4KiB | DSP firewall 1 config | |
| DSP_EDMA_TC0(1) | 0x01D0 5000 | 0x01D0 5FFF | 4KiB | DSP EDMA transfer controller 0 | |
| DSP_EDMA_TC1(1) | 0x01D0 6000 | 0x01D0 6FFF | 4KiB | DSP EDMA transfer controller 1 | |
| DSP_NoC(1) | 0x01D0 7000 | 0x01D0 7FFF | 4KiB | DSP interconnect registers | |
| Reserved | 0x01D0 8000 | 0x01D0 FFFF | 32KiB | Reserved | |
| DSP_EDMA_CC(1) | 0x01D1 0000 | 0x01D1 7FFF | 32KiB | DSP EDMA channel controller | |
| Reserved | 0x01D1 8000 | 0x01FF FFFF | 2976KiB | Reserved | |
| Reserved | 0x0200 0000 | 0x020F FFFF | 1MiB | Reserved | |
| Reserved | 0x0210 0000 | 0x021F FFFF | 1MiB | Reserved | |
| Reserved | 0x0220 0000 | 0x032F FFFF | 17MiB | Reserved | |
| EDMA_TPCC | 0x0330 0000 | 0x033F FFFF | 1MiB | EDMA_TPCC configuration space | |
| EDMA_TC0 | 0x0340 0000 | 0x034F FFFF | 1MiB | EDMA_TC0 configuration space | |
| EDMA_TC1 | 0x0350 0000 | 0x035F FFFF | 1MiB | EDMA_TC1 configuration space | |
| Reserved | 0x0360 0000 | 0x07FF FFFF | 74MiB | Reserved | |
| DSP_XMC_CTRL(1) | 0x0800 0000 | 0x0800 FFFF | 64KiB | DSP XMC control registers | |
| DSP_EDI(1) | 0x0801 0000 | 0x0801 FFFF | 64KiB | DSP internal EDI translation region | |
| L3_MAIN map | 0x1400 0000 | 0xFFFF FFFF | 3GiB, 8GiB | See Table 2-1. | |
| Legend: | = DSP private memory space | ||||
| = Reserved memory space | |||||