SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Table 3-289 lists the wake-up dependency settings for the modules of this clock domain.
| Originator Module | Originator Clock Domain | Servicing Clock Domain | Default Setting | Control Bit Field | Access Type |
|---|---|---|---|---|---|
| RTC | CD_RTC | CD_IPU1, CD_L3_MAIN1, L4PER1, L4PER2, L4PER3 | Disabled | PM_RTC_RTCSS_WKDEP[4] WKUPDEP_RTC_IRQ1_IPU1 | Read/write |
| CD_RTC | CD_IPU2, CD_L3_MAIN1, L4PER1, L4PER2, L4PER3 | Disabled | PM_RTC_RTCSS_WKDEP[1] WKUPDEP_RTC_IRQ1_IPU2 | Read/write | |
| CD_RTC | CD_MPU, CD_L3_MAIN1, L4PER1, L4PER2, L4PER3 | Disabled | PM_RTC_RTCSS_WKDEP[0] WKUPDEP_RTC_IRQ1_MPU | Read/write | |
| CD_RTC | CD_DSP1, CD_L3_MAIN1, L4PER1, L4PER2, L4PER3 | Disabled | PM_RTC_RTCSS_WKDEP[2] WKUPDEP_RTC_IRQ1_DSP1 | Read/write | |
| CD_RTC | CD_IPU1, CD_L3_MAIN1, L4PER1, L4PER2, L4PER3 | Disabled | PM_RTC_RTCSS_WKDEP[14] WKUPDEP_RTC_IRQ2_IPU1 | Read/write | |
| CD_RTC | CD_IPU2, CD_L3_MAIN1, L4PER1, L4PER2, L4PER3 | Disabled | PM_RTC_RTCSS_WKDEP[11] WKUPDEP_RTC_IRQ2_IPU2 | Read/write | |
| CD_RTC | CD_MPU, CD_L3_MAIN1, L4PER1, L4PER2, L4PER3 | Disabled | PM_RTC_RTCSS_WKDEP[10] WKUPDEP_RTC_IRQ2_MPU | Read/write | |
| CD_RTC | CD_DSP1, CD_L3_MAIN1, L4PER1, L4PER2, L4PER3 | Disabled | PM_RTC_RTCSS_WKDEP[12] WKUPDEP_RTC_IRQ2_DSP1 | Read/write |