SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
PD_COREAON contains the following reset domains:
PD_COREAON contains the following clock domains: CD_COREAON_L4, CD_IPU, CD_EMU, CD_L4_PER1, CD_L4_PER2, CD_L4_PER3, CD_L4SEC, CD_L4_CFG, CD_EMIF, CD_L3_MAIN1, CD_ATL, CD_DMA, CD_L3_INSTR, CD_GMAC clock domains.
Table 3-356 lists the logic retention capability for each module of the power domain.
| Module | Logic Retention | DFF Context Status | RFF Context Status |
|---|---|---|---|
| CM_CORE_AON | No | None | None |
| DPLL_ABE | No | None | None |
| DPLL_CORE | No | None | None |
| DPLL_PER | No | None | None |
| DPLL_DDR | No | None | None |
| DPLL_GMAC | No | None | None |
| DPLL_GPU | No | None | None |
| DPLL_IVA | No | None | None |
| DPLL_PCIE_REF | No | None | None |
| APLL_PCIE | No | None | None |
| DPLL_USB | No | None | None |
| WUGEN_IPU | No | None | None |
| WUGEN_DMA_SYSTEM | No | None | None |
| SPINNER | No | None | None |
| MCASP1 | No | None | None |
| TIMER5 | No | None | None |
| TIMER6 | No | None | None |
| TIMER7 | No | None | None |
| TIMER8 | No | None | None |
| UART6 | No | None | None |
| I2C5 | No | None | None |
| IEEE1500_2_OCP | No | None | None |
| MMC1 | No | None | None |
| MMC2 | No | None | None |
| MLB_SS | No | None | None |
| OCP2SCP1 | No | None | None |
| OCP2SCP3 | No | None | None |
| GMAC_SW | No | None | None |
| AES1 | No | None | None |
| AES2 | No | None | None |
| DCAN2 | No | None | None |
| DES3DES | No | None | None |
| DMA_CRYPTO | No | None | None |
| ELM | No | None | None |
| FPKA | No | None | None |
| GPIO2 | No | None | None |
| GPIO3 | No | None | None |
| GPIO4 | No | None | None |
| GPIO5 | No | None | None |
| GPIO6 | No | None | None |
| GPIO7 | No | None | None |
| GPIO8 | No | None | None |
| HDQ1W | No | None | None |
| I2C1 | No | None | None |
| I2C2 | No | None | None |
| I2C3 | No | None | None |
| I2C4 | No | None | None |
| L4_PER1 interconnect | No | None | None |
| L4_PER2 interconnect | No | None | None |
| L4_PER3 interconnect | No | None | None |
| MCASP2 | No | None | None |
| MCASP3 | No | None | None |
| MCASP4 | No | None | None |
| MCASP5 | No | None | None |
| MCASP6 | No | None | None |
| MCASP7 | No | None | None |
| MCASP8 | No | None | None |
| MCSPI1 | No | None | None |
| MCSPI2 | No | None | None |
| MCSPI3 | No | None | None |
| MCSPI4 | No | None | None |
| MMC3 | No | None | None |
| MMC4 | No | None | None |
| PRU-ICSS1 | No | None | None |
| PRU-ICSS2 | No | None | None |
| PWMSS1 | No | None | None |
| PWMSS2 | No | None | None |
| PWMSS3 | No | None | None |
| QSPI | No | None | None |
| RNG | No | None | None |
| SHA2MD5_1 | No | None | None |
| SHA2MD5_2 | No | None | None |
| TIMER2 | No | None | None |
| TIMER3 | No | None | None |
| TIMER4 | No | None | None |
| TIMER9 | No | None | None |
| TIMER10 | No | None | None |
| TIMER11 | No | None | None |
| TIMER13 | No | None | None |
| TIMER14 | No | None | None |
| TIMER15 | No | None | None |
| TIMER16 | No | None | None |
| UART1 | No | None | None |
| UART2 | No | None | None |
| UART3 | No | None | None |
| UART4 | No | None | None |
| UART5 | No | None | None |
| UART7 | No | None | None |
| UART8 | No | None | None |
| UART9 | No | None | None |
| DEBUGSS | No | None | None |
| CONTROL_MODULE_CORE | No | None | None |
| CONTROL_MODULE_BANDGAP | No | None | None |
| ATL | No | None | None |
| DLL | No | None | None |
| DLL_AGING | No | None | None |
| DMM | No | None | None |
| EMIF1 | No | None | None |
| EMIF_OCP_FW | No | None | None |
| GPMC | No | None | None |
| SPINLOCK | No | None | None |
| L3_MAIN_1 interconnect | No | None | None |
| L3_MAIN_2 interconnect | No | None | None |
| L3_INSTR interconnect | No | None | None |
| L4_CFG interconnect | No | None | None |
| MAILBOX1 | No | None | None |
| MAILBOX2 | No | None | None |
| MAILBOX3 | No | None | None |
| MAILBOX4 | No | None | None |
| MAILBOX5 | No | None | None |
| MAILBOX6 | No | None | None |
| MAILBOX7 | No | None | None |
| MAILBOX8 | No | None | None |
| MAILBOX9 | No | None | None |
| MAILBOX10 | No | None | None |
| MAILBOX11 | No | None | None |
| MAILBOX12 | No | None | None |
| MAILBOX13 | No | None | None |
| OCMC_RAM1 | No | None | None |
| DMA_SYSTEM | No | None | None |
| OCP2SCP2 | No | None | None |
| OCP_WP_NOC | No | None | None |
| MMU1 | No | None | None |
| MMU2 | No | None | None |
| EDMA_TPCC | No | None | None |
| EDMA_TC0 | No | None | None |
| EDMA_TC1 | No | None | None |
| VCP1 | No | None | None |
| VCP2 | No | None | None |
| DPLL_DSP | No | None | None |
| DPLL_EVE | No | None | None |