SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Table 3-198 lists the wake-up dependency settings for the modules of this clock in the clock domain
| Originator Module | Originator Clock Domain | Servicing Clock Domain | Default Setting | Control Bit Field | Access Type |
|---|---|---|---|---|---|
| DSS | CD_DSS | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS_WKDEP[12] WKUPDEP_DSI1_A_DSP1 | Read/write |
| DSS | CD_DSS | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS_WKDEP[14] WKUPDEP_DSI1_A_IPU1 | Read/write |
| DSS | CD_DSS | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS_WKDEP[11] WKUPDEP_DSI1_A_IPU2 | Read/write |
| DSS | CD_DSS | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS_WKDEP[10] WKUPDEP_DSI1_A_MPU | Read/write |
| DSS | CD_DSS | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS_WKDEP[13] WKUPDEP_DSI1_A_SDMA | Read/write |
| DSS | CD_DSS | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS_WKDEP[22] WKUPDEP_DSI1_B_DSP1 | Read/write |
| DSS | CD_DSS | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS_WKDEP[24] WKUPDEP_DSI1_B_IPU1 | Read/write |
| DSS | CD_DSS | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS_WKDEP[21] WKUPDEP_DSI1_B_IPU2 | Read/write |
| DSS | CD_DSS | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS_WKDEP[20] WKUPDEP_DSI1_B_MPU | Read/write |
| DSS | CD_DSS | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS_WKDEP[23] WKUPDEP_DSI1_B_SDMA | Read/write |
| DSS | CD_DSS | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS_WKDEP[2] WKUPDEP_DISPC_DSP1 | Read/write |
| DSS | CD_DSS | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS_WKDEP[4] WKUPDEP_DISPC_IPU1 | Read/write |
| DSS | CD_DSS | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS_WKDEP[1] WKUPDEP_DISPC_IPU2 | Read/write |
| DSS | CD_DSS | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS_WKDEP[0] WKUPDEP_DISPC_MPU | Read/write |
| DSS | CD_DSS | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS_WKDEP[3] WKUPDEP_DISPC_SDMA | Read/write |
| DSS-HDMI | CD_DSS | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Enabled | PM_DSS_DSS2_WKDEP[23] WKUPDEP_HDMIDMA_SDMA | Read/write |
| DSS-HDMI | CD_DSS | CD_DSP1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Enabled | PM_DSS_DSS2_WKDEP[22] WKUPDEP_HDMIDMA_DSP1 | Read/write |
| DSS-HDMI | CD_DSS | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS2_WKDEP[4] WKUPDEP_HDMIIRQ_IPU1 | Read/write |
| DSS-HDMI | CD_DSS | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS2_WKDEP[1] WKUPDEP_HDMIIRQ_IPU2 | Read/write |
| DSS-HDMI | CD_DSS | CD_DSP1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS2_WKDEP[2] WKUPDEP_HDMIIRQ_DSP1 | Read/write |
| DSS-HDMI | CD_DSS | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS2_WKDEP[0] WKUPDEP_HDMIIRQ_MPU | Read/write |
| DSS | CD_DSS | CD_DSP, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS2_WKDEP[12] WKUPDEP_DSI1_C_DSP1 | Read/write |
| DSS | CD_DSS | CD_IPU1, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS2_WKDEP[14] WKUPDEP_DSI1_C_IPU1 | Read/write |
| DSS | CD_DSS | CD_IPU2, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS2_WKDEP[11] WKUPDEP_DSI1_C_IPU2 | Read/write |
| DSS | CD_DSS | CD_MPU, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS2_WKDEP[10] WKUPDEP_DSI1_C_MPU | Read/write |
| DSS | CD_DSS | CD_DMA, CD_L3_MAIN1, CD_L4PER1, CD_L4PER2, CD_L4PER3 | Disabled | PM_DSS_DSS2_WKDEP[13] WKUPDEP_DSI1_C_SDMA | Read/write |