SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
The L4_PER2 interconnect handles transfers only to peripherals in the PER power domain. Table 14-383 lists the L4_PER2 TAs.
| Module Target Name | Description |
|---|---|
| UART7_TARG | UART7 target port |
| UART8_TARG | UART8 target port |
| UART9_TARG | UART9 target port |
| MCASP4_DAT_TARG | Multi-Channel Audio Serial Port - DAT target port |
| MCASP5_DAT_TARG | MCASP5_DAT target port |
| MCASP6_DAT_TARG | MCASP6_DAT target port |
| MCASP7_DAT_TARG | MCASP7_DAT target port |
| MCSAP8_DAT_TARG | MCASP8_DAT target port |
| MCASP1_CFG_TARG | MCASP1_CFG target port |
| MCASP2_CFG_TARG | MCASP2_CFG target port |
| MCASP3_CFG_TARG | MCASP3_CFG target port |
| MCASP4_CFG_TARG | MCASP4_CFG target port |
| MCASP5_CFG_TARG | MCASP5_CFG target port |
| MCASP6_CFG_TARG | MCASP6_CFG target port |
| MCASP7_CFG_TARG | MCASP7_CFG target port |
| MCASP8_CFG_TARG | MCASP8_CFG target port |
| PWM1_TARG | Pulse-Width Modulation 1 target port |
| PWM2_TARG | PWM2 target port |
| PWM3_TARG | PWM3 target port |
| VCP1_CFG_TARG(1) | Viterby Coder/Decoder 1 target port |
| VCP2_CFG_TARG(1) | Viterby Coder/Decoder 2 target port |
| MLB_TARG(1) | Media Local Bus target port |
| ATL_TARG(1) | Audio Tracking Logic target port |
| DCAN2_TARG | DCAN2 target port |
| GMAC_SW_TARG | Ethernet Controller target port |
| I2C6_TARG(1) | I2C6 target port |
| CAL_TARG | CAL target port |
Three ports communicate between the L3_MAIN interconnect and the L4_PER2 interconnect to allow the L3_MAIN initiators to access the L4_PER2 targets. Table 14-384 lists the L4_PER2 initiator TAs.
For the list of initiators authorized to access the L4_PER2 peripherals, see Section 14.2.3.2.2, Connectivity Matrix.
| Module Iniator Name | Description |
|---|---|
| L3_MAIN_IP0_INIT | L3 sDMA RD interconnect port |
| L3_MAIN_IP1_INIT | L3 sDMA WR interconnect port |
| L3_MAIN_IP2_INIT | L3 MPU subsystem interconnect port |